Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC

被引:0
|
作者
Thomas, Sneha Mariam [1 ]
Indu, S. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Raised cosine filter; BCSE algorithm; reconfigurable interpolation FIR filter; multistandard DUC; Brent Kung adder;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the technology is progressing with increasing time, so is the requirement for more portable and power efficient devices. FIR filters play a very important role in telecommunications, especially for applications like channelization, matched filtering, etc. Nowadays, many communication standards are present, and designing an FIR filter for each of these standards with different parameters consumes a lot of area and power. Also, while transmitting a signal, it can become distorted due to interferences and channel bandwidth limitations. The major cause of distortion occurs due to Inter-symbol Interference and can lead to aliasing and loss of important data. Hence, we need a pulse shaping filter to overcome these interferences. This paper proposes a reconfigurable pulse shaping FIR interpolator filter for a multistandard Digital Upconverter (DUC). The major complexity of FIR filters is due to coefficient multiplication. By reducing the no. of multipliers as well as adders in an FIR filter, both its power and area can be reduced. In this paper, two steps have been implemented to minimize the no. of additions as well as multiplications. In the first step, the no. of multiplications and additions required per input sample has been reduced. In the following step, 2 bit binary common subexpression based elimination (BCSE) algorithm has been implemented. Furthermore, the speed of operation of the filter has been increased by reducing the path delay of the filter. The architecture consists of four building blocks; Data Generator, Coefficient Generator, Processing Block and Accumulation Unit. The filter has been designed using Verilog and synthesized in Xilinx ISE Editor 14.2.
引用
收藏
页码:885 / 890
页数:6
相关论文
共 50 条
  • [21] A Computationally Efficient Reconfigurable FIR Filter Architecture Based on Coefficient Occurrence Probability
    Jia, Rui
    Yang, Hai-Gang
    Lin, Colin Yu
    Chen, Rui
    Wang, Xin-Gang
    Guo, Zhen-Hong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (08) : 1297 - 1308
  • [22] Design and implementation of a reconfigurable FIR filter
    Chen, KH
    Chiueh, TD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 205 - 208
  • [23] A Reconfigurable Digital Down Converter Architecture for Multistandard GNSS Receiver
    Thabet, Jihen
    Barrak, Rim
    Kamoun, Najeh
    Khouja, Nadia
    Ghazel, Adel
    2014 14th International Symposium on Communications and Information Technologies (ISCIT), 2014, : 404 - 408
  • [24] Digital pulse-shaping FIR filter design with reduced intersymbol and interchannel interference
    Laddomada, M
    Lo Presti, L
    Mondin, M
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 2003, 14 (05): : 423 - 433
  • [25] Multi-Dimensional Pulse-Shaping FIR Filter for Nonlinear Interference Alignment
    Koike-Akino, Toshiaki
    Millar, David S.
    Parsons, Kieran
    Kojima, Keisuke
    2018 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2018,
  • [26] Design of an efficient dual mode reconfigurable FIR filter architecture in speech signal processing
    Padmapriya, S.
    Prabha, V. Lakshmi
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (07) : 521 - 528
  • [27] A reconfigurable active-Gm-RC filter for multistandard wireless receivers
    Fan, Xiangning
    Bao, Kuan
    Tang, Li
    Liu, Junbo
    Gu, Chengjie
    High Technology Letters, 2015, 21 (02) : 119 - 126
  • [28] Reconfigurable FIR Filter for Dynamic Variation of Filter Order and Filter Coefficients
    Meher, Pramod Kumar
    Park, Sang Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (03) : 261 - 273
  • [29] Dynamic partial reconfigurable FIR filter design
    Oh, Yeong-Jae
    Lee, Hanho
    Lee, Chong-Ho
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 30 - 35
  • [30] A Speed Efficient FIR Filter for Reconfigurable Applications
    Menon, Navya V.
    Agrawal, Sonali
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 81 - 85