A background calibration in pipelined ADCs

被引:9
|
作者
Mafi, Hamid R. [1 ]
Sodagar, Amir M. [2 ,3 ,4 ]
机构
[1] Azad Univ, Qazvin Branch, Dept Elect Engn, Barajin, Qazvin, Iran
[2] KN Toosi Univ Technol KNTU, Dept Elect Engn, Res Lab Integrated Circuits & Syst ICAS, Tehran, Iran
[3] Polytech Montreal, Montreal, PQ, Canada
[4] Inst Res Fundamental Sci, Sch Cognit Sci, Tehran, Iran
关键词
Background calibration; Pipelined analog to digital converters; (ADCs); Pseudorandom sequence; CMOS ADC; CONVERSION;
D O I
10.1016/j.aeue.2013.03.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel background calibration is presented. The proposed scheme continuously measures and digitally compensates conversion errors caused by residue amplifier nonlinearity. This scheme can be used to relax analog circuit requirements for high-precision residue amplifier, accordingly decreasing the power consumption and/or increasing sampling rates in pipelined ADCs. The proposed scheme employs a fifth-order polynomial to eliminate conversion errors. One unique feature of the proposed scheme is that a single pseudorandom sequence, pn, is exploited. The simulation results show that, using the proposed calibration technique, the signal-to-noise-and-distortion-ratio (SNDR) is improved from 40 to 66 dB and the spurious-free-dynamic-range (SFDR) is increased from 48 to 80 dB. (C) 2013 Elsevier GmbH. All rights reserved.
引用
收藏
页码:729 / 732
页数:4
相关论文
共 50 条
  • [1] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769
  • [2] A New Technique for Background Calibration of Pipelined ADCs
    Mohammadi, Meysam
    Alipour, Amir
    Aghdam, Esmaeil N.
    Sadeghipour, Khosrov D.
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [3] A fast combination calibration of foreground and background for pipelined ADCs
    孙可旭
    何乐年
    半导体学报, 2012, (06) : 84 - 94
  • [4] New digital background calibration method for pipelined ADCs
    Zia, Ehsan
    Farshidi, Ebrahim
    Kosarian, Abdolnabi
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2020, 39 (04) : 871 - 884
  • [5] A fast combination calibration of foreground and background for pipelined ADCs
    Sun Kexu
    He Lenian
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (06)
  • [6] Background interstage gain calibration technique for pipelined ADCs
    Keane, JP
    Hurst, PJ
    Lewis, SH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 32 - 43
  • [7] A Predetermined LMS Digital Background Calibration Technique for Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 841 - 845
  • [8] A robust and fast digital background calibration technique for pipelined ADCs
    Fan, Jen-Lin
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1213 - 1223
  • [9] A Fast Correlation Based Background Digital Calibration for Pipelined ADCs
    Yan, Chuan-Ping
    Li, Guang-Jun
    Li, Qiang
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 579 - 582
  • [10] Histogram Based Deterministic Digital Background Calibration for Pipelined ADCs
    Ravi, Chithira
    Rahul, T.
    Sahoo, Bibhudatta
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 569 - 574