Simulation Study of Junctionless Vertical MOSFETs for Analog Applications

被引:0
|
作者
Syu, Shu-Huan [1 ]
Lin, Jyi-Tsong [1 ]
Eng, Yi-Chuen [1 ]
Hsu, Shih-Wen [1 ]
Chen, Kuan-Yu [1 ]
Lu, You-Ren [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
TRANSISTORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we focus on the electrical characteristics of the Partially insulating oxide Junctionless Vertical MOSFET (Piox JLVFET) and Partially insulating oxide Junction Vertical MOSFET (Piox JVFET) through computer simulations. It is clear that the PiOX JLVFET process is simple due to the absence of the source/drain (S/D) implantation and annealing, thereby reducing the fabrication cost, whereas the PiOX JVFET needs an S/D implant. But, according to simulation results, we find out that the PiOX JVFET exhibits desired characteristics which are similar to those of the PiOX JLVFET. This means that the analog properties, such as gate transconductance (G(m)), drain conductance (G(d)) and intrinsic gain (A(v)), can be almost the same for both devices. Additionally, the high S/D doping presented in the PiOX JVFET helps reduce the parasitic S/D resistance, resulting in an enhanced current drive. In other words, it is believed that based on the design requirements, the PiOX JVFET can still be considered as a candidate for future CMOS scaling.
引用
收藏
页码:664 / 666
页数:3
相关论文
共 50 条
  • [1] RF/Analog Performance of Novel Junctionless Vertical MOSFETs
    Tai, Chih-Hsuan
    Lin, Jyi-Tsong
    Eng, Yi-Chuen
    INTEGRATED FERROELECTRICS, 2011, 129 : 45 - 51
  • [2] Linearity Distortion Analysis of Junctionless Quadruple Gate MOSFETs for Analog Applications
    Gupta, Santosh Kumar
    Rawat, Akash Singh
    Verma, Yogesh Kumar
    Mishra, Varun
    SILICON, 2019, 11 (01) : 257 - 265
  • [3] Linearity Distortion Analysis of Junctionless Quadruple Gate MOSFETs for Analog Applications
    Santosh Kumar Gupta
    Akash Singh Rawat
    Yogesh Kumar Verma
    Varun Mishra
    Silicon, 2019, 11 : 257 - 265
  • [4] Junctionless MOSFETs with laterally graded-doping channel for analog/RF applications
    Yongbo Chen
    Mohamed Mohamed
    Michael Jo
    Umberto Ravaioli
    Ruimin Xu
    Journal of Computational Electronics, 2013, 12 : 757 - 764
  • [5] Junctionless MOSFETs with laterally graded-doping channel for analog/RF applications
    Chen, Yongbo
    Mohamed, Mohamed
    Jo, Michael
    Ravaioli, Umberto
    Xu, Ruimin
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (04) : 757 - 764
  • [6] Temperature-Dependent Analog, RF, and Linearity Analysis of Junctionless Quadruple Gate MOSFETs for Analog Applications
    Verma, Prateek Kishor
    Rawat, Akash Singh
    Gupta, Santosh Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 355 - 366
  • [7] High-Performance Junctionless MOSFETs for Ultralow-Power Analog/RF Applications
    Ghosh, Dipankar
    Parihar, Mukta Singh
    Armstrong, G. Alastair
    Kranti, Abhinav
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (10) : 1477 - 1479
  • [8] Fabrication and Characterization of Junctionless MOSFETs for Sensor Applications
    Zaborowski, Michal
    Tomaszewski, Daniel
    Malesinska, Jolanta
    Grabiec, Piotr
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 367 - 371
  • [9] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Aanchal Garg
    Balraj Singh
    Yashvir Singh
    Silicon, 2024, 16 : 2719 - 2728
  • [10] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2024, 16 (06) : 2719 - 2728