Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications

被引:0
|
作者
Aanchal Garg
Balraj Singh
Yashvir Singh
机构
[1] Dev Bhoomi Uttarakhand University,Department of Electronics & Communication Engineering
[2] University Institute of Engineering & Technology,Department of Electronics & Communication Engineering, School of Engineering and Technology
[3] Babasaheb Bhimrao Ambedkar University,Department of Electronics and Communication Engineering
[4] G B Pant Institute of Engineering and Technology,undefined
来源
Silicon | 2024年 / 16卷
关键词
Junctionless FET; Dopingless FET; Dual-gate; Charge plasma; DIBL;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and analysis of a vertical dopingless double gate junctionless field-effect transistor (VDL-DG-JLFET) on a silicon-on-insulator (SOI) substrate, utilizing the charge plasma concept. 2D TCAD numerical simulations have been carried out to evaluate and compare switching and analog/ RF performance parameters with a vertical double gate junctionless accumulation field-effect transistor (VDG-JAMFET). The results demonstrate that the VDL-DG-JLFET exhibits superior gate control and delivers substantial enhancements in critical parameters such as drive current (ID), reduction of drain-induced barriers (DIBL), subthreshold swing (SS), and the on-current to off-current ratio (ION/IOFF) when juxtaposed with the VDG-JAMFET. Additionally, the VDL-DG-JLFET demonstrates improved transconductance (gm), cut-off frequency (fT), and maximum oscillation frequency (fmax) compared to the VDG-JAMFET. These findings collectively highlight the superior attributes of the VDL-DG-JLFET in comparison to the VDG-JAMFET, reinforcing its potential for advanced electronic applications.
引用
收藏
页码:2719 / 2728
页数:9
相关论文
共 50 条
  • [1] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2024, 16 (06) : 2719 - 2728
  • [2] Dual-Gate Junctionless FET on SOI for High Frequency Analog Applications
    Aanchal Garg
    Balraj Singh
    Yashvir Singh
    Silicon, 2021, 13 : 2835 - 2843
  • [3] Dual-Gate Junctionless FET on SOI for High Frequency Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2021, 13 (09) : 2835 - 2843
  • [4] A new trench double gate junctionless FET: A device for switching and analog/RF applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 118
  • [5] DUAL-GATE GAAS FET RF POWER LIMITER
    ROSEN, A
    WOLKSTEIN, HJ
    GOEL, J
    MATARESE, RJ
    RCA REVIEW, 1977, 38 (02): : 253 - 256
  • [6] Optimization of gate-stack in junctionless Si-nanotube FET for analog/RF applications
    Tayal, Shubham
    Nandi, Ashutosh
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2018, 80 : 63 - 67
  • [7] Linearity Analysis of Gate Engineered Dopingless And Junctionless Silicon Nanowire FET
    Singh, Sarabdeep
    Raman, Ashish
    Kumar, Naveen
    Ranjan, Ravi
    Shekhar, Deep
    Anand, Sunny
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 215 - 219
  • [8] Analog/RF Performance Investigation of Dopingless FET for Ultra-Low Power Applications
    Sirohi, Ankit
    Sahu, Chitrakant
    Singh, Jawar
    IEEE ACCESS, 2019, 7 : 141810 - 141816
  • [9] Analog/RF Performance Comparison of Junctionless and Dopingless Field Effect Transistor
    Sahu, Chitrakant
    Parmar, Jaydeep Singh
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 606 - 611
  • [10] Gate-stack optimization of a vertically stacked nanosheet FET for digital/analog/RF applications
    Shubham Tayal
    Sandip Bhattacharya
    J. Ajayan
    Laxman Raju Thoutam
    Deboraj Muchahary
    Sunil Jadav
    Bal Krishan
    M. Nizamuddin
    Journal of Computational Electronics, 2022, 21 : 608 - 617