Simulation Study of Junctionless Vertical MOSFETs for Analog Applications

被引:0
|
作者
Syu, Shu-Huan [1 ]
Lin, Jyi-Tsong [1 ]
Eng, Yi-Chuen [1 ]
Hsu, Shih-Wen [1 ]
Chen, Kuan-Yu [1 ]
Lu, You-Ren [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
TRANSISTORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we focus on the electrical characteristics of the Partially insulating oxide Junctionless Vertical MOSFET (Piox JLVFET) and Partially insulating oxide Junction Vertical MOSFET (Piox JVFET) through computer simulations. It is clear that the PiOX JLVFET process is simple due to the absence of the source/drain (S/D) implantation and annealing, thereby reducing the fabrication cost, whereas the PiOX JVFET needs an S/D implant. But, according to simulation results, we find out that the PiOX JVFET exhibits desired characteristics which are similar to those of the PiOX JLVFET. This means that the analog properties, such as gate transconductance (G(m)), drain conductance (G(d)) and intrinsic gain (A(v)), can be almost the same for both devices. Additionally, the high S/D doping presented in the PiOX JVFET helps reduce the parasitic S/D resistance, resulting in an enhanced current drive. In other words, it is believed that based on the design requirements, the PiOX JVFET can still be considered as a candidate for future CMOS scaling.
引用
收藏
页码:664 / 666
页数:3
相关论文
共 50 条
  • [41] EFFECT OF CHANNEL LENGTH VARIATION ON ANALOG AND RF PERFORMANCE OF JUNCTIONLESS DOUBLE GATE VERTICAL MOSFET
    Kaharudin, K. E.
    Salehuddin, F.
    Zain, A. S. M.
    Roslan, Ameer F.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (04): : 2410 - 2430
  • [42] TCAD SIMULATION STUDY OF GaN BASED JUNCTIONLESS GAA NANO TRANSISTOR FOR HIGH FREQUENCY APPLICATIONS
    Babu, S. K. Suresh
    Moni, D. Jackuline
    Padickala, Paul John
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 226 - 230
  • [43] Notched sub-100 nm gate MOSFETs for analog applications
    Wu, DP
    Hellberg, PE
    Zhang, SL
    Östling, M
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 539 - 542
  • [44] Study of InGaAs-Channel MOSFETs for Analog/Mixed-Signal System-on-Chip Applications
    Tewari, Suchismita
    Biswas, Abhijit
    Mallik, Abhijit
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (03) : 372 - 374
  • [45] Optimization of Design Space for Vertically Stacked Junctionless Nanosheet FET for Analog/RF Applications
    Sresta Valasa
    Shubham Tayal
    Laxman Raju Thoutam
    Silicon, 2022, 14 : 10347 - 10356
  • [46] AlGaN/GaN heterojunction-structure-based junctionless transistor with outstanding analog/RF parameters: a numerical simulation study
    Shamsaee, Ali
    Olamaei, Ahmad
    Amirabadi, Amir
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2025, 86 (04) : 298 - 306
  • [47] A new trench double gate junctionless FET: A device for switching and analog/RF applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 118
  • [48] Optimization of Design Space for Vertically Stacked Junctionless Nanosheet FET for Analog/RF Applications
    Valasa, Sresta
    Tayal, Shubham
    Thoutam, Laxman Raju
    SILICON, 2022, 14 (16) : 10347 - 10356
  • [49] High-Temperature Performance of Silicon Junctionless MOSFETs
    Lee, Chi-Woo
    Borne, Adrien
    Ferain, Isabelle
    Afzalian, Aryan
    Yan, Ran
    Akhavan, Nima Dehdashti
    Razavi, Pedram
    Colinge, Jean-Pierre
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (03) : 620 - 625
  • [50] Junctionless Gate-All-Around Lateral and Vertical Nanowire FETs with Simplified Processing for Advanced Logic and Analog/RF Applications and Scaled SRAM Cells
    Veloso, A.
    Parvais, B.
    Matagne, P.
    Simoen, F.
    Bluynh-Bao, T.
    Paraschiv, V.
    Vecchio, E.
    Devriendt, K.
    Rosseel, F.
    Ercken, M.
    Chan, B. T.
    Delvaux, C.
    Altamirano-Sanchez, E.
    Versluijs, J. J.
    Tao, Z.
    Suhard, S.
    Brus, S.
    Sibaja-Hernandez, A.
    Waldron, N.
    Lagrain, P.
    Richard, O.
    Bender, H.
    Chasin, A.
    Kaczer, B.
    Ivanov, T.
    Ramesh, S.
    De Meyer, K.
    Ryckaert, J.
    Collaert, N.
    Thean, A.
    2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,