Simulation Study of Junctionless Vertical MOSFETs for Analog Applications

被引:0
|
作者
Syu, Shu-Huan [1 ]
Lin, Jyi-Tsong [1 ]
Eng, Yi-Chuen [1 ]
Hsu, Shih-Wen [1 ]
Chen, Kuan-Yu [1 ]
Lu, You-Ren [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
TRANSISTORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we focus on the electrical characteristics of the Partially insulating oxide Junctionless Vertical MOSFET (Piox JLVFET) and Partially insulating oxide Junction Vertical MOSFET (Piox JVFET) through computer simulations. It is clear that the PiOX JLVFET process is simple due to the absence of the source/drain (S/D) implantation and annealing, thereby reducing the fabrication cost, whereas the PiOX JVFET needs an S/D implant. But, according to simulation results, we find out that the PiOX JVFET exhibits desired characteristics which are similar to those of the PiOX JLVFET. This means that the analog properties, such as gate transconductance (G(m)), drain conductance (G(d)) and intrinsic gain (A(v)), can be almost the same for both devices. Additionally, the high S/D doping presented in the PiOX JVFET helps reduce the parasitic S/D resistance, resulting in an enhanced current drive. In other words, it is believed that based on the design requirements, the PiOX JVFET can still be considered as a candidate for future CMOS scaling.
引用
收藏
页码:664 / 666
页数:3
相关论文
共 50 条
  • [31] Simulation Study of Enhancement Mode Multi-Gate Vertical Gallium Oxide MOSFETs
    Park, Junsung
    Hong, Sung-Min
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2019, 8 (07) : Q3116 - Q3121
  • [32] Electrical characterization of advanced MOSFETs towards analog and RF applications
    Kilchytska, Valeriya
    Makovejev, Sergej
    Esfeh, Babak Kazemi
    Nyssens, Lucas
    Halder, Arka
    Raskin, Jean-Pierre
    Flandre, Denis
    LATIN AMERICAN ELECTRON DEVICES CONFERENCE (LAEDC 2020), 2020,
  • [33] Dual-Gate Junctionless FET on SOI for High Frequency Analog Applications
    Aanchal Garg
    Balraj Singh
    Yashvir Singh
    Silicon, 2021, 13 : 2835 - 2843
  • [34] Record Performance for Junctionless Transistors in InGaAs MOSFETs
    Zota, Cezar B.
    Borg, Mattias
    Wernersson, Lars-Erik
    Lind, Erik
    2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : T34 - T35
  • [35] Dual-Gate Junctionless FET on SOI for High Frequency Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2021, 13 (09) : 2835 - 2843
  • [36] A Graded Channel Dual-Material Gate Junctionless MOSFET for Analog Applications
    Pathak, Varsha
    Saini, Gaurav
    6TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS, 2018, 125 : 825 - 831
  • [37] Junctionless tri-gate InGaAs MOSFETs
    Zota, Cezar B.
    Borg, Mattias
    Wernersson, Lars-Erik
    Lind, Erik
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (12)
  • [38] Simulation Study of High Performance III-V MOSFETs for Digital Applications
    K. Kalna
    L. Yang
    A. Asenov
    Journal of Computational Electronics, 2003, 2 : 341 - 345
  • [39] Simulation Study of High Performance III-V MOSFETs for Digital Applications
    Kalna, K.
    Yang, L.
    Asenov, A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2003, 2 (2-4) : 341 - 345
  • [40] Comparative Study of Process Variations in Junctionless and Conventional Double-Gate MOSFETs
    Chen, Chun-Yu
    Lin, Jyi-Tsong
    Chiang, Meng-Hsueh
    2013 IEEE 8TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2013, : 81 - 83