Implementation and Design of High PSRR Low Dropout Regulator

被引:0
|
作者
Lea, Min-Chin [1 ]
Hsieh, Ming-Chia [1 ]
Hu, Chi-Jing [1 ]
机构
[1] Orient Inst Technol, New Taipei City, Taiwan
关键词
Low Dropout Regulator; Power Supply Rejection Ratio; Reference Current Circuit; Start Up Circuit; Line Regulation; Load Regulation;
D O I
10.4028/www.scientific.net/AMR.614-615.1553
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the progress with all kinds of mixed-mode signal circuits, the requirements of power management become increasingly stringent. Therefore it takes all kinds of high-performance linear regulator to produce a very clean and stable voltage. Here cascading technique is used to increase the output impedance in this architecture. The output voltage is less susceptible to variation of input voltage, resulting in a clean and stable voltage which is used the operating voltage of internal circuits in a mixed-mode signal integrated circuit chip. This paper using the TSMC 0.35 mu m CMOS 2P4M process to implement the design of high PSRR LDO regulator, having 0.900 x 0.600mm(2) chip area, 1.34 mW consumption power. The chip supply voltage can from 2.9V to 3.3V with -106dB and -65dB PSRR at 1KHz and 100KHz, and its output voltage can stable at 1.2V and less than 2.4mV ripple voltage at maximum loading current 20 mA.
引用
收藏
页码:1553 / 1557
页数:5
相关论文
共 50 条
  • [31] Investigation into high performance high current ultra low dropout regulator
    Hu, Yonggui
    Zhang, Zhengfan
    Li, Kaicheng
    2006 1ST IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2006, : 222 - 226
  • [32] Multiple-Loop Design Technique for High-Performance Low-Dropout Regulator
    Duong, Quoc-Hoang
    Huy-Hieu Nguyen
    Kong, Jeong-Woon
    Shin, Hyun-Seok
    Ko, Yu-Seok
    Yu, Hwa-Yeol
    Lee, Yong-Hee
    Bea, Chun-Hyeon
    Park, Ho-Jin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2533 - 2549
  • [33] Design and Simulation of Low Dropout, Low Power Capless Linear Voltage Regulator
    Patel, K. S. Vasundhara
    Kumar, Niranjan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (12)
  • [34] Design of a Low-Noise Low Dropout Regulator for CMOS Pixel Sensors
    Shi, Zhan
    Li, Xue-Kang
    Zhang, Ye
    Feng, Chong
    Bo, Chun-Juan
    IEEE ACCESS, 2024, 12 : 102076 - 102084
  • [35] A High Precision Low Dropout Regulator with Nested Feedback Loops
    Kuo, Ron-Chi
    Tsai, Tung-Han
    Hsieh, Yu-Jie
    Wang, Chua-Chin
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 664 - 667
  • [36] A Low Dropout Linear Regulator with High Power Supply Rejection
    Jhuang, Huei-Sheng
    Wang, Jia-Hui
    Zeng, Zi-Yu
    Tsai, Chien-Hung
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 264 - 267
  • [37] A high precision low dropout regulator with nested feedback loops
    Wang, Chua-Chin
    Kuo, Ron-Chi
    Tsai, Tung-Han
    MICROELECTRONICS JOURNAL, 2011, 42 (07) : 966 - 971
  • [38] A Design of Low-dropout Regulator with Adaptive Threshold Voltage Technique
    Park, Kyeong-Hyeon
    Yang, Il-Suk
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 287 - 294
  • [39] A Cryogenic CMOS Low Dropout Voltage Regulator Design for Space Applications
    Kayihan, Halil Ibrahim
    Kabaoglu, Aykut
    Yelten, Mustafa Berke
    2019 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO 2019), 2019, : 392 - 396
  • [40] Design of current limiting circuit in low dropout linear voltage regulator
    Lin Chuan
    Feng Quan-Yuan
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 865 - 868