Delay-optimized floating point fused add-subtract unit

被引:6
|
作者
Liu, De [1 ]
Wang, MingJiang [1 ]
Zuo, Shikai [1 ]
机构
[1] Harbin Inst Technol, Shenzhen Grad Sch, Shenzhen 518055, Guangdong, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2015年 / 12卷 / 17期
关键词
floating point arithmetic; fused add-subtract unit; LOGIC;
D O I
10.1587/elex.12.20150642
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a delay-optimized floating point fused add-subtract (FAS) unit. A FAS unit is very useful for FFT and DCT butterfly operations since it can perform addition and subtraction of two floating point numbers simultaneously. The latency of critical path is reduced by using injection-based rounding method and performing parallel exponent adjustment. The proposed FAS is modeled in Verilog-HDL and synthesized using TSMC 65 nm technology library. Synthesis results show that the proposed FAS requires roughly 60% area of two discrete adders. Comparison results show that our proposed FAS unit is 30% faster and 56% less area than the fastest FAS in previous work.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Reconfigurable half-precision floating-point real/complex fused multiply and add unit
    Nesam, J. Jean Jenifer
    Sivanantham, S.
    INTERNATIONAL JOURNAL OF MATERIALS & PRODUCT TECHNOLOGY, 2020, 60 (01): : 58 - 72
  • [22] Implementation of Single Precision Conventional and Fused Floating Point Add-Sub Unit Using Verilog
    Sharma, Aditi
    Singh, Sukanya
    Sharma, Abhay
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 169 - 171
  • [23] Development of a RISC-V-conform fused multiply-add floating-point unit
    Kaiser F.
    Kosnac S.
    Brüning U.
    Supercomputing Frontiers and Innovations, 2019, 6 (02) : 64 - 74
  • [24] Implementation of Low Power and Area Efficient Floating-Point Fused Multiply-Add Unit
    Dhanabal, R.
    Sahoo, Sarat Kumar
    Bharathi, V.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 329 - 342
  • [25] Reconfigurable half-precision floating-point real/complex fused multiply and add unit
    Jean Jenifer Nesam J.
    Sivanantham S.
    International Journal of Materials and Product Technology, 2020, 60 (01) : 58 - 72
  • [26] Optimized architecture for floating point computation unit
    Anand, Harish T.
    Vaithiyanathan, D.
    Seshasayanan, R.
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [27] Floating-point fused multiply-add: Reduced latency for floating-point addition
    Bruguera, JD
    Lang, T
    17TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2005, : 42 - 51
  • [28] A new architecture for multiple-precision floating-point multiply-add fused unit design
    Huang, Libo
    Shen, Li
    Dai, Kui
    Wang, Zhiying
    18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, : 69 - +
  • [29] Fused Multiply-Add for Variable Precision Floating-Point
    Nannarelli, Alberto
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 342 - 347
  • [30] Bridge Floating-Point Fused Multiply-Add Design
    Quinnell, Eric
    Swartzlander, Earl E., Jr.
    Lemonds, Carl
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (12) : 1726 - 1730