共 50 条
- [1] A 3.125Gbps timing and data recovery front-end with adaptive equalization 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 344 - 347
- [2] A clock recovery circuit using half-rate 4X oversampling PD 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2192 - 2195
- [3] A quad 3.125Gbps transceiver cell with all-digital data recovery circuits 2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 384 - 387
- [6] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +
- [7] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 168 - +
- [8] Low-power and Reference-Less data and clock recovery circuit for visible light receivers PROCEEDINGS OF THE ASME/JSME JOINT INTERNATIONAL CONFERENCE ON INFORMATION STORAGE AND PROCESSING SYSTEMS AND MICROMECHATRONICS FOR INFORMATION AND PRECISION EQUIPMENT, 2018, 2018,
- [9] A fully integrated 1.7-3.125 gbps clock and data recovery circuit using a gated frequency detector IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (08): : 1726 - 1730
- [10] A 2.5-3.125Gbps clock and data recovery circuit for multi-standard transceivers 2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 105 - +