3.125Gbps reference-less clock and data recovery using 4X oversampling

被引:0
|
作者
Lee, SS [1 ]
Jang, HW [1 ]
Kang, JK [1 ]
机构
[1] Inha Univ, Dept Elect Engn, Inchon, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a clock and data recovery (CDR) circuit for a serial link with a half rate 4x oversampling phase and frequency detector structure without a reference clock is described. The PD and FD are designed by 4x oversampling method. The PD, which uses bang-bang method, finds the phase error by generating four up/down signal and the FD, which uses the rotational method, finds the frequency error by generating up/down signal made by the PD output. And the six signals of the PD and the FD control an amount of current that flows through the charge pump. The VCO composed of four differential buffer stages generates eight differential clocks. Proposed circuit is designed using the TSMC 0.18um CMOS technology and operating voltage is 1.8V.
引用
收藏
页码:11 / 14
页数:4
相关论文
共 50 条
  • [31] All Digital Baseband 50 Mbps Data Recovery Using 5x Oversampling With 0.9 Data Unit Interval Clock Jitter Tolerance
    Bushnaq, Sanad
    Nakura, Toru
    Ikeda, Makoto
    Asada, Kunihiro
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 206 - +
  • [32] A 9 Gb/s/ch Transceiver With Reference-Less Data-Embedded Pseudo-Differential Clock Signaling for Graphics Memory Interfaces
    Song, Junyoung
    Kim, Yongtae
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (12) : 1982 - 1986
  • [33] Design and realization of a 2.4 Gbps -: 3.2 Gbps clock and data recovery circuit using deep-submicron digital CMOS technology
    Gürsoy, ZO
    Leblebici, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 99 - 102
  • [34] A 4 x 5-Gb/s 1.12-μs Locking Time Reference-Less Receiver With Asynchronous Sampling-Based Frequency Acquisition and Clock Shared Subchannels
    Song, Junyoung
    Hwang, Sewook
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2768 - 2777
  • [35] A 3.125-to-22-Gb/s multi-rate clock and data recovery using voltage-regulated active filter
    Kim, Seung Hoon
    Ying, Xiao
    Choi, Hanbyul
    Lee, Kyungmin
    Hong, Chaerin
    Cho, Sang-Bock
    Park, Sung Min
    IEICE ELECTRONICS EXPRESS, 2014, 11 (23):
  • [36] 2.5 Gbps clock data recovery using 1/4th-rate quadricorrelator frequency detector and skew-calibrated multi-phase clock generator
    Tontisirin, S.
    Tielert, R.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 287 - 291
  • [37] A 6-Gb/s 3X-Oversampling-Like Clock and Data Recovery in 0.13-μm CMOS Technology
    Jiang, Bo-Qian
    Hung, Cheng-Liang
    Chen, Bing-Hung
    Cheng, Kuo-Hsing
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2597 - 2600
  • [38] A 10.8-to-37.4 Gb/s Reference-Less FD-Less Single-Loop Quarter-Rate Bang-Bang Clock and Data Recovery Employing Deliberate-Current-Mismatch Wide-Frequency-Acquisition Technique
    Wang, Lin
    Chen, Yong
    Yang, Chaowei
    Zhao, Xiaoteng
    Mak, Pui-In
    Maloberti, Franco
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (07) : 2637 - 2650
  • [39] A 0.6 mu m CMOS 4Gb/s transceiver with data recovery using oversampling
    Yang, CKK
    FarjadRad, R
    Horowitz, M
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 71 - 72
  • [40] A 0.6-2.5-GBaud CMOS tracked 3 x oversampling transceiver with dead-zone phase detection for robust clock/data recovery
    Moon, Y
    Jeong, DK
    Ahn, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) : 1974 - 1983