A fully integrated 1.7-3.125 gbps clock and data recovery circuit using a gated frequency detector

被引:0
|
作者
Yang, RJ [1 ]
Liu, SL
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2005年 / E88C卷 / 08期
关键词
DLL; CDR; dual loop;
D O I
10.1093/ietele/e88-c.8.1726
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated clock and data recovery circuit with the proposed gated frequency detector (GFD) is presented. It has been realized in a standard 0.25-mu m CMOS technology. The proposed voltage-controlled oscillator (VCO) can achieve wide operation range and reasonable conversion gain by employing the analog/digital dual loop architecture. The characteristics of small VCO gain can help to reduce loop bandwidth without enlarge the capacitors and relax the constraint on choosing the loop parameter to reduce the size of the on-chip capacitor. The proposed GFD will make the frequency lock time fixed and can avoid the harmonic locking problem in digital domain for wide data rate operations. All measured BERs are less than 10(-12) with the data rate from 1.7 Gbps to 3.125 Gbps.
引用
收藏
页码:1726 / 1730
页数:5
相关论文
共 50 条
  • [1] A 1.7∼3.125Gpbs clock and data recovery circuit using a gated frequency detector
    Yang, RJ
    Liu, SI
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 326 - 329
  • [2] A 2.5-3.125Gbps clock and data recovery circuit for multi-standard transceivers
    Elshazly, Amr
    Dessouky, Mohamed
    Ragai, Hani F.
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 105 - +
  • [3] A 155.52 Mbps-3.125 Gbps continuous-rate clock and data recovery circuit
    Yang, Rong-Jyi
    Chao, Kuan-Hua
    Hwu, Sy-Chyuan
    Liang, Chuan-Kang
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1380 - 1390
  • [4] A 3.125Gbit/s CMOS clock and data recovery circuit
    Guo, G
    Huang, L
    Ye, JH
    Chen, YH
    Hong, ZL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1429 - 1432
  • [5] 3.125Gbps reference-less clock and data recovery using 4X oversampling
    Lee, SS
    Jang, HW
    Kang, JK
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 11 - 14
  • [6] A clock and data recovery circuit with wide linear range frequency detector
    Hsiao, Keng-Jan
    Lee, Ming-Hwa
    Lee, Tai-Cheng
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 121 - 124
  • [7] A 1.6Gbps digital clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Kim, Min Gyu
    Wei, Gu-Yeon
    Moon, Un-ku
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 603 - 606
  • [8] A 1.62/2.7Gbps Clock and Data Recovery with Pattern Based Frequency Detector for DisplayPort
    Min, Kyungyoul
    Yoo, Changsik
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (04) : 2032 - 2036
  • [9] Clock and data recovery circuit with two exclusive-OR phase frequency detector
    Kim, DH
    Kang, JK
    ELECTRONICS LETTERS, 2000, 36 (16) : 1347 - 1349
  • [10] A fully-integrated 5 Gbit/s CMOS clock and data recovery circuit
    Tan Kok-Siang
    Mohd-Shahiman Sulaiman
    Mamun Reaz
    Chuah Hean-Teik
    Manoj Sachdev
    Analog Integrated Circuits and Signal Processing, 2007, 51 : 101 - 109