3.125Gbps reference-less clock and data recovery using 4X oversampling

被引:0
|
作者
Lee, SS [1 ]
Jang, HW [1 ]
Kang, JK [1 ]
机构
[1] Inha Univ, Dept Elect Engn, Inchon, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a clock and data recovery (CDR) circuit for a serial link with a half rate 4x oversampling phase and frequency detector structure without a reference clock is described. The PD and FD are designed by 4x oversampling method. The PD, which uses bang-bang method, finds the phase error by generating four up/down signal and the FD, which uses the rotational method, finds the frequency error by generating up/down signal made by the PD output. And the six signals of the PD and the FD control an amount of current that flows through the charge pump. The VCO composed of four differential buffer stages generates eight differential clocks. Proposed circuit is designed using the TSMC 0.18um CMOS technology and operating voltage is 1.8V.
引用
收藏
页码:11 / 14
页数:4
相关论文
共 50 条
  • [1] A 3.125Gbps timing and data recovery front-end with adaptive equalization
    Le, MQ
    Van Engelen, J
    Wang, H
    Madisetti, A
    Baumer, H
    Buchwald, A
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 344 - 347
  • [2] A clock recovery circuit using half-rate 4X oversampling PD
    Jang, HW
    Lee, SS
    Kang, JK
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2192 - 2195
  • [3] A quad 3.125Gbps transceiver cell with all-digital data recovery circuits
    Lee, BJ
    Hwang, MS
    Kim, J
    Jeong, DK
    Kim, W
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 384 - 387
  • [4] 2x oversampling 2.5 Gbps clock and data recovery with phase picking method
    Moon, YH
    Kang, JK
    CURRENT APPLIED PHYSICS, 2004, 4 (01) : 75 - 81
  • [5] A Reference-Less Clock and Data Recovery Circuit Using Phase-Rotating Phase-Locked Loop
    Shu, Guanghua
    Saxena, Saurabh
    Choi, Woo-Seok
    Talegaonkar, Mrunmay
    Inti, Rajesh
    Elshazly, Amr
    Young, Brian
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 1036 - 1047
  • [6] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, Miao
    Kwasniewski, Tad
    Wang, Shoujun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +
  • [7] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, M.
    Huang, W. -J.
    Kwasniewski, T.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 168 - +
  • [8] Low-power and Reference-Less data and clock recovery circuit for visible light receivers
    Liu, Ming-Cheng
    Chao, Paul C. -P.
    Khiong, Soh Sze
    PROCEEDINGS OF THE ASME/JSME JOINT INTERNATIONAL CONFERENCE ON INFORMATION STORAGE AND PROCESSING SYSTEMS AND MICROMECHATRONICS FOR INFORMATION AND PRECISION EQUIPMENT, 2018, 2018,
  • [9] A fully integrated 1.7-3.125 gbps clock and data recovery circuit using a gated frequency detector
    Yang, RJ
    Liu, SL
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (08): : 1726 - 1730
  • [10] A 2.5-3.125Gbps clock and data recovery circuit for multi-standard transceivers
    Elshazly, Amr
    Dessouky, Mohamed
    Ragai, Hani F.
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 105 - +