Parallel logic simulation of million-gate VLSI circuits

被引:0
|
作者
Zhu, LJ [1 ]
Chen, G [1 ]
Szymanski, BK [1 ]
Tropper, C [1 ]
Zhang, T [1 ]
机构
[1] McGill Univ, Sch Comp Sci, Montreal, PQ, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
The complexity of today's VLSI chip designs makes verification a necessary step before fabrication. As a result, gate-level logic simulation has became an integral component of the VLSI circuit design process which verifies the design and analyzes its behavior Since the designs constantly grow in size and complexity, there is a need for ever more efficient simulations to keep the gate-level logic verification time acceptably small. The focus of this paper is an efficient simulation of large chip designs. We present the design and implementation of a new parallel simulator, called DSIM, and demonstrate DSIM's efficiency and speed by simulating a million gate circuit using different numbers of processors.
引用
收藏
页码:521 / 524
页数:4
相关论文
共 50 条
  • [41] A parallel electromagnetic molecular logic gate
    Hod, O
    Baer, R
    Rabani, E
    JOURNAL OF THE AMERICAN CHEMICAL SOCIETY, 2005, 127 (06) : 1648 - 1649
  • [42] Nonenzymatic parallel DNA logic circuits
    Ogasawara, Shinzi
    Kyoi, Yoshiaki
    Fujimoto, Kenzo
    CHEMBIOCHEM, 2007, 8 (13) : 1520 - 1525
  • [43] LOGIC GATE CIRCUITS AS MODEL OF BINARY BOOLEANALGEBRA
    FEELEY, RP
    MCGINNIS, EA
    AMERICAN JOURNAL OF PHYSICS, 1964, 32 (03) : 240 - &
  • [44] HIGH-SPEED PARALLEL CRC CIRCUITS IN VLSI
    PEI, TB
    ZUKOWSKI, C
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (04) : 653 - 657
  • [45] Logic Simulation of RSFQ Circuits
    Krasniewski, Andrzej
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1993, 3 (01) : 33 - 38
  • [46] Effects of computation granularity on designing adaptive parallel optimistic protocols for a VLSI logic simulation model
    Choi, E
    PROCEEDINGS OF THE 1998 SUMMER COMPUTER SIMULATION CONFERENCE: SIMULATION AND MODELING TECHNOLOGY FOR THE TWENTY-FIRST CENTURY, 1998, : 253 - 258
  • [47] MODELING THE COMPLEXITY OF PARALLEL AND VLSI COMPUTATIONS WITH BOOLEAN CIRCUITS
    PAPADOPOULOS, CV
    ANDRONIKOS, TS
    MICROPROCESSORS AND MICROSYSTEMS, 1995, 19 (01) : 43 - 50
  • [48] PARALLEL COMPUTING FOR VLSI CIRCUIT SIMULATION
    DEUTSCH, JT
    LOVETT, TD
    SQUIRES, ML
    VLSI SYSTEMS DESIGN, 1986, 7 (07): : 46 - +
  • [49] Gate oxide leakage current analysis and reduction for VLSI circuits
    Lee, D
    Blaauw, D
    Sylvester, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) : 155 - 166
  • [50] TaSi2 GATE FOR VLSI CMOS CIRCUITS.
    Schwabe, Ulrich
    Neppl, Franz
    Jacobs, Erwin P.
    IEEE Transactions on Electron Devices, 1984, ED-31 (07) : 988 - 992