Parallel logic simulation of million-gate VLSI circuits

被引:0
|
作者
Zhu, LJ [1 ]
Chen, G [1 ]
Szymanski, BK [1 ]
Tropper, C [1 ]
Zhang, T [1 ]
机构
[1] McGill Univ, Sch Comp Sci, Montreal, PQ, Canada
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
The complexity of today's VLSI chip designs makes verification a necessary step before fabrication. As a result, gate-level logic simulation has became an integral component of the VLSI circuit design process which verifies the design and analyzes its behavior Since the designs constantly grow in size and complexity, there is a need for ever more efficient simulations to keep the gate-level logic verification time acceptably small. The focus of this paper is an efficient simulation of large chip designs. We present the design and implementation of a new parallel simulator, called DSIM, and demonstrate DSIM's efficiency and speed by simulating a million gate circuit using different numbers of processors.
引用
收藏
页码:521 / 524
页数:4
相关论文
共 50 条
  • [31] FAULT SIMULATION IN CMOS VLSI CIRCUITS
    ZAGHLOUL, ME
    GOBOVIC, D
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (04): : 203 - 212
  • [32] SIMULATION OF DIGITAL VLSI CIRCUITS.
    Dunn, A.
    1983, (03):
  • [33] TASI2 GATE FOR VLSI CMOS CIRCUITS
    SCHWABE, U
    NEPPL, F
    JACOBS, EP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (07) : 988 - 992
  • [34] Device circuit co-design to reduce gate leakage current in VLSI logic circuits in nano regime
    Rana, Ashwani K.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2016, 29 (03) : 487 - 500
  • [35] VLSI SYSTEMS FOR SIMULTANEOUS IN LOGIC SIMULATION
    Karthik, S.
    Priyadarsini, K.
    Jeanshilpa, V
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRICAL, CONTROL AND COMMUNICATION (RTECC), 2018, : 23 - 27
  • [36] Computing Observability of Gates in Combinational Logic Circuits by Bit-Parallel Simulation
    Telpukhov D.V.
    Nadolenko V.V.
    Gurov S.I.
    Computational Mathematics and Modeling, 2019, 30 (2) : 177 - 190
  • [37] EXPERIMENTAL EVALUATION OF DYNAMIC SCHEDULING FOR PARALLEL LOGIC SIMULATION USING BENCHMARK CIRCUITS
    SEKO, T
    KIKUNO, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1910 - 1912
  • [38] SEQUENTIAL AND PARALLEL STRATEGIES FOR THE DEMAND-DRIVEN SIMULATION OF LOGIC-CIRCUITS
    DUNNE, PE
    GITTINGS, CJJ
    LENG, PH
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 519 - 525
  • [39] Optical logic circuits using double controlled logic gate
    Chattopadhyay, Tanay
    IET OPTOELECTRONICS, 2013, 7 (05) : 99 - 109
  • [40] A parallel electromagnetic molecular logic gate
    Hod, Oded
    Baer, Roi
    Rabani, Eran
    Journal of the American Chemical Society, 2005, 127 (06): : 1648 - 1649