VLSI implementation of fractal image compression processor for moving pictures

被引:3
|
作者
Yamauchi, H [1 ]
Takeuchi, Y [1 ]
Imai, M [1 ]
机构
[1] Osaka Univ, Toyonaka, Osaka 560, Japan
关键词
D O I
10.1109/EURMIC.2001.952481
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes an efficient VLSI architecture of fractal image coding for moving pictures. The proposed processor makes use of parallel searching for similar domain blocks by grouping range blocks by identical classes. Furthermore, to a encode moving picture at high-speed, utilizing the domain block information obtained in the coding of a previous frame to code the following frame is employed. According to this architecture, a smaller fractal image coding VLSI can be realized. The architecture is capable of high-speed, real-time encoding not only for still images but also for full-motion pictures using a circuit size. The compression ratios are 2-5 times higher: and the code processing tithe is 10 times faster than those of conventional fractal techniques. The adoption of the proposed VLSI architecture technique achieves real-tittle encoding of, full-motion videos, anti the circuit size of VLSI is much smaller than previously proposed fractal processors.
引用
收藏
页码:400 / 409
页数:10
相关论文
共 50 条
  • [41] A VLSI NEURAL PROCESSOR FOR IMAGE DATA-COMPRESSION USING SELF-ORGANIZATION NETWORKS
    FANG, WC
    SHEU, BJ
    CHEN, OTC
    CHOI, J
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1992, 3 (03): : 506 - 518
  • [42] Fast FPGA Implementation of YUV-based Fractal Image Compression
    Thai Nam Son
    Thang Manh Hoang
    Nguyen Tien Dzung
    Nguyen Hoai Giang
    2014 IEEE FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2014, : 440 - 445
  • [43] VLSI Architecture of Multiplierless DWT Image Processor
    Safari, Azadeh
    Niras, C., V
    Kong, Yinan
    2013 IEEE TENCON SPRING CONFERENCE, 2013, : 280 - 284
  • [44] IMPLEMENTATION OF FOLDING TRANSFORMATIONS ON LINEAR VLSI PROCESSOR ARRAYS
    EVANS, DJ
    GUSEV, M
    PARALLEL COMPUTING, 1992, 18 (05) : 525 - 542
  • [45] VLSI architecture and implementation of HDR camera signal processor
    Shih-Chang Hsia
    Szu-Hong Wang
    Ting-Tseng Kuo
    Journal of Real-Time Image Processing, 2023, 20
  • [46] VLSI architecture and implementation of HDR camera signal processor
    Hsia, Shih-Chang
    Wang, Szu-Hong
    Kuo, Ting-Tseng
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2023, 20 (01)
  • [47] PIPE - A HIGH-PERFORMANCE VLSI PROCESSOR IMPLEMENTATION
    CRAIG, GL
    GOODMAN, JR
    KATZ, RH
    PLESZKUN, AR
    RAMACHANDRAN, K
    SAYAH, J
    SMITH, JE
    JOURNAL OF VLSI AND COMPUTER SYSTEMS, 1987, 2 (1-2): : 1 - 22
  • [48] A novel ΔΣ control system processor and its VLSI implementation
    Wu, Xiaofeng
    Chouliaras, Vassilios A.
    Nunez-Yanez, Jose Luis
    Goodall, Roger M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 217 - 228
  • [49] A Novel VLSI Design Of DCTQ Processor for FPGA Implementation
    Jain, Yogesh M.
    Jadhav, Aviraj R.
    Dixit, Harish V.
    Hindole, Akshay S.
    Vadakoott, Jithin R.
    Bilaye, Devendra S.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [50] DESIGN AND VLSI IMPLEMENTATION OF AN ACCESS PROCESSOR FOR A DECOUPLED ARCHITECTURE
    HULINA, PT
    KURIAN, L
    JOHN, EB
    CORAOR, LD
    MICROPROCESSORS AND MICROSYSTEMS, 1992, 16 (05) : 237 - 247