VLSI implementation of fractal image compression processor for moving pictures

被引:3
|
作者
Yamauchi, H [1 ]
Takeuchi, Y [1 ]
Imai, M [1 ]
机构
[1] Osaka Univ, Toyonaka, Osaka 560, Japan
关键词
D O I
10.1109/EURMIC.2001.952481
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes an efficient VLSI architecture of fractal image coding for moving pictures. The proposed processor makes use of parallel searching for similar domain blocks by grouping range blocks by identical classes. Furthermore, to a encode moving picture at high-speed, utilizing the domain block information obtained in the coding of a previous frame to code the following frame is employed. According to this architecture, a smaller fractal image coding VLSI can be realized. The architecture is capable of high-speed, real-time encoding not only for still images but also for full-motion pictures using a circuit size. The compression ratios are 2-5 times higher: and the code processing tithe is 10 times faster than those of conventional fractal techniques. The adoption of the proposed VLSI architecture technique achieves real-tittle encoding of, full-motion videos, anti the circuit size of VLSI is much smaller than previously proposed fractal processors.
引用
收藏
页码:400 / 409
页数:10
相关论文
共 50 条
  • [21] A fast fractal image compression algorithm combined with graphic processor unit
    Guo, Hui
    He, Jie
    Telkomnika (Telecommunication Computing Electronics and Control), 2015, 13 (03) : 1089 - 1096
  • [22] Modified VLSI implementation of DA-DWT for image compression
    Nagabushanam, M.
    Raj, P. Cyril Prasanna
    Ramachandran, S.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2012, 5 (03) : 167 - 174
  • [23] VLSI implementation of decoder for decompressing fractal-based compressed image
    Kim, KH
    Hong, CY
    Kim, LS
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C221 - C224
  • [24] VLSI IMPLEMENTATION OF A CORDIC SVD PROCESSOR
    CAVALLARO, JR
    KELEHER, MP
    PRICE, RH
    THOMAS, GS
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 256 - 260
  • [25] Parallel Implementation of Fractal Image Compression in Web Service Environment
    Fang, Yan
    Cheng, Hang
    Wang, Meiqing
    2011 TENTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES), 2011, : 59 - 63
  • [26] Local search fractal image compression for fast integrated implementation
    Thao, NT
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1333 - 1336
  • [27] Different Approaches For Implementation of Fractal Image Compression on Medical Images
    Padmashree, S.
    Nagapadma, Rohini
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2016, : 66 - 72
  • [28] VLSI Design of Fast DCTQ-IQIDCT Processor for Real Time Image Compression
    Dixit, Harish V.
    Jeyakumar, Amutha
    Kasat, Piyush S.
    Warty, Chirag
    2013 TENTH INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2013,
  • [29] VLSI PROCESSOR FOR IMAGE-PROCESSING
    SUGAI, M
    KANUMA, A
    SUZUKI, K
    KUBO, M
    PROCEEDINGS OF THE IEEE, 1987, 75 (09) : 1160 - 1166
  • [30] Fractal image compression with fractal interpolation and fractal image coding
    Yang, Shaoguo
    Yin, Zhongke
    Luo, Bingwei
    Dianzi Kexue Xuekan/Journal of Electronics, 20 (05): : 699 - 702