VLSI implementation of fractal image compression processor for moving pictures

被引:3
|
作者
Yamauchi, H [1 ]
Takeuchi, Y [1 ]
Imai, M [1 ]
机构
[1] Osaka Univ, Toyonaka, Osaka 560, Japan
关键词
D O I
10.1109/EURMIC.2001.952481
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes an efficient VLSI architecture of fractal image coding for moving pictures. The proposed processor makes use of parallel searching for similar domain blocks by grouping range blocks by identical classes. Furthermore, to a encode moving picture at high-speed, utilizing the domain block information obtained in the coding of a previous frame to code the following frame is employed. According to this architecture, a smaller fractal image coding VLSI can be realized. The architecture is capable of high-speed, real-time encoding not only for still images but also for full-motion pictures using a circuit size. The compression ratios are 2-5 times higher: and the code processing tithe is 10 times faster than those of conventional fractal techniques. The adoption of the proposed VLSI architecture technique achieves real-tittle encoding of, full-motion videos, anti the circuit size of VLSI is much smaller than previously proposed fractal processors.
引用
收藏
页码:400 / 409
页数:10
相关论文
共 50 条
  • [1] VLSI Implementation of Image Scaling Processor
    Priya, Gowthami P.
    Vairavel, G.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [2] Simple and fast fractal image compression for VLSI circuits
    Martínez-Ramírez, A
    Díaz-Sánchez, A
    Linares-Aranda, M
    Vega-Pineda, J
    ISPA 2003: PROCEEDINGS OF THE 3RD INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS, PTS 1 AND 2, 2003, : 112 - 116
  • [3] VLSI Implementation of Image Segmentation Processor for Brain MRI
    Shanthi, K. J.
    Sasikumar, M.
    PROCEEDINGS OF THE FIRST AMRITA ACM-W CELEBRATION OF WOMEN IN COMPUTING IN INDIA (A2WIC), 2010,
  • [4] A VLSI implementation of image processor for facsimile and digital copier
    Park, CD
    Jeong, YH
    Kim, HS
    Hong, KS
    Park, KW
    Kim, YS
    Kim, JH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1457 - 1460
  • [5] Parallel implementation of fractal image compression
    Nge, TG
    Keong, WK
    ISCE '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, 1997, : 169 - 172
  • [6] Implementation of Fractal image compression on FPGA
    Thai Nam Son
    Ong Manh Hung
    Dang Thi Xuan
    Tran Van Long
    Nguyen Tien Dzung
    Thang Manh Hoang
    2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 339 - 344
  • [7] Parallel implementation of fractal image compression
    Uys, RF
    PROCEEDINGS OF THE 1998 SOUTH AFRICAN SYMPOSIUM ON COMMUNICATIONS AND SIGNAL PROCESSING: COMSIG '98, 1998, : 143 - 148
  • [8] CUDA implementation of fractal image compression
    Al Sideiri, Abir
    Alzeidi, Nasser
    Al Hammoshi, Mayyada
    Chauhan, Munesh Singh
    AlFarsi, Ghaliya
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (05) : 1375 - 1387
  • [9] CUDA implementation of fractal image compression
    Abir Al Sideiri
    Nasser Alzeidi
    Mayyada Al Hammoshi
    Munesh Singh Chauhan
    Ghaliya AlFarsi
    Journal of Real-Time Image Processing, 2020, 17 : 1375 - 1387
  • [10] A VLSI implementation of an arithmetic coder for image compression
    Peon, M
    Osorio, RR
    Bruguera, JD
    23RD EUROMICRO CONFERENCE - NEW FRONTIERS OF INFORMATION TECHNOLOGY, PROCEEDINGS, 1997, : 591 - 598