RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION

被引:0
|
作者
Jayasudha, N.
Sathiya, K. G.
机构
关键词
term-reconfigurable design; low power filter; approximate filtering;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low power reconfigurable architectural approach for finite impulse response(FIR) filter is proposed. This is suited for fixed filter order. To obtain reconfigurability in low power fir filter architecture variable input word length, different coefficient word length, reduced signal representation is used. In existing methods, low power is achieved by minimizing number of adders and multipliers. In the proposed method by considering the filter coefficient and inputs, filter dynamically changes the filter order to achieve dynamic power savings with minor degradation in performance. When the multiplication of input data and filter coefficient is so small the multiplication operation is cancelled and the multiplier is turned off to reduce the power consumption.
引用
收藏
页码:1244 / 1249
页数:6
相关论文
共 50 条
  • [41] A low power FIR filter design for image processing
    Jung, JM
    Chong, JW
    VLSI DESIGN, 2001, 12 (03) : 391 - 397
  • [42] Low power area efficient adaptive FIR filter for hearing aids using distributed arithmetic architecture
    P. V. Praveen Sundar
    D. Ranjith
    T. Karthikeyan
    V. Vinoth Kumar
    Balajee Jeyakumar
    International Journal of Speech Technology, 2020, 23 : 287 - 296
  • [43] Low power area efficient adaptive FIR filter for hearing aids using distributed arithmetic architecture
    Praveen Sundar, P. V.
    Ranjith, D.
    Karthikeyan, T.
    Vinoth Kumar, V.
    Jeyakumar, Balajee
    INTERNATIONAL JOURNAL OF SPEECH TECHNOLOGY, 2020, 23 (02) : 287 - 296
  • [44] A low-power folded programmable FIR architecture
    Chen, Li-Hsun
    Chen, Oscal T. -C.
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 188 - 193
  • [45] Reconfigurable FIR Filter for Dynamic Variation of Filter Order and Filter Coefficients
    Meher, Pramod Kumar
    Park, Sang Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (03) : 261 - 273
  • [46] Dynamic partial reconfigurable FIR filter design
    Oh, Yeong-Jae
    Lee, Hanho
    Lee, Chong-Ho
    RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 30 - 35
  • [47] A Speed Efficient FIR Filter for Reconfigurable Applications
    Menon, Navya V.
    Agrawal, Sonali
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 81 - 85
  • [48] An Efficient VLSI Architecture of a Reconfigurable Pulse-Shaping FIR Interpolation Filter for Multistandard DUC
    Hatai, Indranil
    Chakrabarti, Indrajit
    Banerjee, Swapna
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1150 - 1154
  • [49] Implementation of a FIR filter on a partial reconfigurable platform
    Lee, Hanho
    Choi, Chang-Seok
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 3, PROCEEDINGS, 2006, 4253 : 108 - 115
  • [50] Design of an Optimized Twin Mode Reconfigurable Adaptive FIR Filter Architecture for Speech Signal Processing
    Padmapriya, S.
    Jagadeeswari, M.
    Prabha, Lakshmi, V
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (04): : 241 - 254