RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION

被引:0
|
作者
Jayasudha, N.
Sathiya, K. G.
机构
关键词
term-reconfigurable design; low power filter; approximate filtering;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low power reconfigurable architectural approach for finite impulse response(FIR) filter is proposed. This is suited for fixed filter order. To obtain reconfigurability in low power fir filter architecture variable input word length, different coefficient word length, reduced signal representation is used. In existing methods, low power is achieved by minimizing number of adders and multipliers. In the proposed method by considering the filter coefficient and inputs, filter dynamically changes the filter order to achieve dynamic power savings with minor degradation in performance. When the multiplication of input data and filter coefficient is so small the multiplication operation is cancelled and the multiplier is turned off to reduce the power consumption.
引用
收藏
页码:1244 / 1249
页数:6
相关论文
共 50 条
  • [31] A Low Complexity Reconfigurable DCT Architecture to Trade off Image Quality for Power Consumption
    Park, Jongsun
    Roy, Kaushik
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 399 - 410
  • [32] A New Low-Power Architecture Design for Distributed Arithmetic Unit in FIR Filter Implementation
    Seyedeh Fatemeh Ghamkhari
    Mohammad Bagher Ghaznavi-Ghoushchi
    Circuits, Systems, and Signal Processing, 2014, 33 : 1245 - 1259
  • [33] A New Low-Power Architecture Design for Distributed Arithmetic Unit in FIR Filter Implementation
    Ghamkhari, Seyedeh Fatemeh
    Ghaznavi-Ghoushchi, Mohammad Bagher
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (04) : 1245 - 1259
  • [34] Design and implementation of a reconfigurable FIR filter
    Chen, KH
    Chiueh, TD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 205 - 208
  • [35] Low Complexity and Low Power Multiplierless FIR Filter Implementation
    Lou, Xin
    Ye, Wenbin
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 596 - 599
  • [36] Design of an efficient dual mode reconfigurable FIR filter architecture in speech signal processing
    Padmapriya, S.
    Prabha, V. Lakshmi
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (07) : 521 - 528
  • [37] A low-power asynchronous VLSI FIR filter
    Bartlett, VA
    Grass, E
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 29 - 39
  • [38] Evaluation of Bandwidth and Power Consumption in Reconfigurable Fronthaul Network Architecture
    Eramo, V.
    Listanti, M.
    Lavacca, F. G.
    Iovanna, P.
    Bottari, G.
    Ponzini, F.
    2016 18TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON), 2016,
  • [39] Reconfigurable Hardware Architecture for Saving Power Consumption on a Sensor Node
    Tanaka, Satoshi
    Fujita, Naotaka
    Yanagisawa, Yutaka
    Terada, Tsutomu
    Tsukamoto, Masahiko
    ISSNIP 2008: PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON INTELLIGENT SENSORS, SENSOR NETWORKS, AND INFORMATION PROCESSING, 2008, : 405 - +
  • [40] Area Efficient and Low Power Reconfiurable Fir Filter
    Umasankar, A.
    Vasudevan, N.
    Kirubanandasarathy, N.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (08): : 50 - 54