RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION

被引:0
|
作者
Jayasudha, N.
Sathiya, K. G.
机构
关键词
term-reconfigurable design; low power filter; approximate filtering;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low power reconfigurable architectural approach for finite impulse response(FIR) filter is proposed. This is suited for fixed filter order. To obtain reconfigurability in low power fir filter architecture variable input word length, different coefficient word length, reduced signal representation is used. In existing methods, low power is achieved by minimizing number of adders and multipliers. In the proposed method by considering the filter coefficient and inputs, filter dynamically changes the filter order to achieve dynamic power savings with minor degradation in performance. When the multiplication of input data and filter coefficient is so small the multiplication operation is cancelled and the multiplier is turned off to reduce the power consumption.
引用
收藏
页码:1244 / 1249
页数:6
相关论文
共 50 条
  • [21] Low Power Design for FIR Filter
    Xu, Gaowei
    Zou, Yao
    Han, Jun
    Zeng, Xiaoyang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [22] High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier
    Iqbal, J. L. Mazher
    Varadarajan, S.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (02) : 663 - 682
  • [23] A High-Performance FIR Filter Architecture for Fixed and Reconfigurable Applications
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 444 - 452
  • [24] High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier
    J. L. Mazher Iqbal
    S. Varadarajan
    Circuits, Systems, and Signal Processing, 2013, 32 : 663 - 682
  • [25] A Reconfigurable FIR Filter System
    Xu, Guosheng
    JOURNAL OF COMPUTERS, 2013, 8 (07) : 1841 - 1846
  • [26] Performance Comparison of Reconfigurable Low Complexity FIR Filter Architectures
    Iqbal, J. L. Mazher
    Varadarajan, S.
    COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 844 - +
  • [27] Low Power VLSI Transposed structure FIR filter using shift/add architecture
    Singh, Tourangbam Harishore
    Pritamdas, Keisham
    Laishram, Romesh
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1060 - 1063
  • [28] New Energy Efficient Reconfigurable FIR Filter Architecture and Its VLSI Implementation
    Ali, Naushad
    Garg, Bharat
    VLSI DESIGN AND TEST, 2017, 711 : 519 - 532
  • [29] A Computationally Efficient Reconfigurable FIR Filter Architecture Based on Coefficient Occurrence Probability
    Jia, Rui
    Yang, Hai-Gang
    Lin, Colin Yu
    Chen, Rui
    Wang, Xin-Gang
    Guo, Zhen-Hong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (08) : 1297 - 1308
  • [30] A Low Complexity Reconfigurable DCT Architecture to Trade off Image Quality for Power Consumption
    Jongsun Park
    Kaushik Roy
    Journal of Signal Processing Systems, 2008, 53 : 399 - 410