RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION

被引:0
|
作者
Jayasudha, N.
Sathiya, K. G.
机构
关键词
term-reconfigurable design; low power filter; approximate filtering;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low power reconfigurable architectural approach for finite impulse response(FIR) filter is proposed. This is suited for fixed filter order. To obtain reconfigurability in low power fir filter architecture variable input word length, different coefficient word length, reduced signal representation is used. In existing methods, low power is achieved by minimizing number of adders and multipliers. In the proposed method by considering the filter coefficient and inputs, filter dynamically changes the filter order to achieve dynamic power savings with minor degradation in performance. When the multiplication of input data and filter coefficient is so small the multiplication operation is cancelled and the multiplier is turned off to reduce the power consumption.
引用
收藏
页码:1244 / 1249
页数:6
相关论文
共 50 条
  • [1] A Reconfigurable FIR Filter Architecture to Trade Off Filter Performance for Dynamic Power Consumption
    Lee, Seok-Jae
    Choi, Ji-Woong
    Kim, Seon Wook
    Park, Jongsun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2221 - 2228
  • [2] SURVEY ON RECONFIGURABLE FIR FILTER ARCHITECTURE
    Dinesh, P. S.
    Manikandan, M.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [3] Reconfigurable low power FIR filter based on partitioned multipliers
    Shah, Farhat Abbas
    Jamal, Habibullah
    Khan, Muhammad Akhtar
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 87 - +
  • [4] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513
  • [5] A Modified Approach for Reconfigurable FIR Filter Architecture
    Reddy, Kotha Srinivasa
    Patel, Rahul
    Gupta, Tushar
    Kumar, Sahoo Subhendu
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [6] A low-power digit-based reconfigurable FIR filter
    Chen, Kuan-Hung
    Chiueh, Tzi-Dar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 617 - 621
  • [7] Low power and Area Efficient Reconfigurable FIR Filter implementation in FPGA
    Gunasekaran, K.
    Manikandan, M.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 300 - 303
  • [8] Subthreshold FIR Filter Architecture for Ultra Low Power Applications
    Mishra, Biswajit
    Al-Hashimi, Bashir M.
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 1 - 10
  • [9] A Custom Reconfigurable Power Efficient FIR Filter
    Sakthivel, R.
    Mishra, Ishita
    Jalke, Vrushali
    Wachaspati, Asmita
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [10] Power optimization of a reconfigurable fir-filter
    Bruce, H
    Veljanovski, R
    Öwall, V
    Singh, J
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 321 - 324