Power-performance optimization for custom digital circuits

被引:0
|
作者
Zlatanovici, R [1 ]
Nikolic, B [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a modular optimization framework for custom digital circuits in the power - performance space. The method uses a static timer and a nonlinear optimizer to maximize the performance of digital circuits within a limited power budget by tuning various variables such as gate sizes, supply, and threshold voltages. It can employ different models to characterize the components. Analytical models usually lead to convex optimization problems where the optimality of the results is guaranteed. Tabulated models or an arbitrary tin-ling signoff tool can be used if better accuracy is desired and although the optimality of the results cannot be guaranteed, it can be verified against a near-optimality boundary. The optimization examples are presented on 64-bit carry-lookahead adders. By achieving the power optimality of the underlying circuit fabric, this framework can be used by logic designers and system architects to make optimal decisions at the inicroarchitecture level.
引用
收藏
页码:404 / 414
页数:11
相关论文
共 50 条
  • [1] Power - Performance Optimization for Custom Digital Circuits
    Zlatanovici, Radu
    Nikolic, Borivoje
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (01) : 113 - 120
  • [2] Coordinated Power-Performance Optimization in Manycores
    Sasaki, Hiroshi
    Imamura, Satoshi
    Inoue, Koji
    2013 22ND INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT), 2013, : 51 - 61
  • [3] Power-Performance Yield Optimization for MPSoCs Using MILP
    Bhardwaj, Kshitij
    Roy, Sanghamitra
    Chakraborty, Koushik
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 764 - 771
  • [4] Empirical study for optimization of power-performance with on-chip memory
    Takahashi, Chikafumi
    Sato, Mitsuhisa
    Takahashi, Daisuke
    Bokul, Taisuke
    Nakamura, Hiroshi
    Kond, Masaaki
    Fujita, Motonobu
    HIGH-PERFORMANCE COMPUTING, 2008, 4759 : 466 - +
  • [5] Mobile Application Processors: Techniques for Software Power-Performance Optimization
    Prakash, Alok
    Wang, Siqi
    Mitra, Tulika
    IEEE CONSUMER ELECTRONICS MAGAZINE, 2020, 9 (04) : 67 - 76
  • [6] In-Field Aging Measurement and Calibration for Power-Performance Optimization
    Wang, Shuo
    Tehranipoor, Mohammad
    Winemberg, LeRoy
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 706 - 711
  • [7] Display power-performance optimization technologies integrated in notebook graphics controller
    Bhowmik, Achintya K.
    2007 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXVIII, BOOKS I AND II, 2007, 38 : 1539 - 1542
  • [8] Modeling custom digital circuits for test
    Bose, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (06): : 591 - 609
  • [9] Modeling Custom Digital Circuits for Test
    Soumitra Bose
    Journal of Electronic Testing, 2004, 20 : 591 - 609
  • [10] Global optimization for digital MOS circuits performance
    Chen, HM
    Samudra, GS
    Chan, DSH
    Ibrahim, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (01) : 161 - 164