Modeling Custom Digital Circuits for Test

被引:0
|
作者
Soumitra Bose
机构
[1] Intel Corporation,
来源
关键词
switch-level modeling; logic simulation; fault simulation; ATPG;
D O I
暂无
中图分类号
学科分类号
摘要
Models meant for logic verification and simulation are often used for Automatic Test Pattern Generation (ATPG). For custom digital circuits, these models contain many tristate devices that tend to lower coverage for stuck-faults. Additionally, these tristate devices contribute to increased ATPG runtimes, fewer generated test sequences, and an overall lower test quality. The circuit under test is partitioned into channel connected sub-networks (CCSN) that consist of transistors that are connected at their source or drain terminals, except when these terminals are power, ground or primary inputs. Unlike other published work, algorithms presented in this paper analyze each CCSN in the context of its environment, thereby capturing the logical relationships among its input signals. Other algorithms presented include identification and modeling of embedded latches, clock generators and memory circuits. An abstract array model for memory that reduces the size of the model and increases simulation speed is also presented. When one specific feature of the algorithm was disabled, experimental results showed higher ATPG runtimes of about 35%, and an average decrease in fault coverage of around 15–20%. For the largest data cache, the memory modeling algorithm decreased the number of primitives from 1.23 million to 139 thousand.
引用
收藏
页码:591 / 609
页数:18
相关论文
共 50 条
  • [1] Modeling custom digital circuits for test
    Bose, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (06): : 591 - 609
  • [2] Automated Modeling of custom digital circuits for test
    Bose, S
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 954 - 961
  • [3] CUSTOM-INTEGRATED CIRCUITS FOR DIGITAL TERMINALS
    GOLDSTEIN, RM
    LEGGETT, JD
    MOWERY, GL
    SODOMSKY, KF
    BELL SYSTEM TECHNICAL JOURNAL, 1982, 61 (09): : 2791 - 2813
  • [4] Power - Performance Optimization for Custom Digital Circuits
    Zlatanovici, Radu
    Nikolic, Borivoje
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (01) : 113 - 120
  • [5] Power-performance optimization for custom digital circuits
    Zlatanovici, R
    Nikolic, B
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 404 - 414
  • [6] ON THE MODELING OF DIGITAL CIRCUITS FOR THE TEST PATTERN GENERATION FOR DEVICE INPUT FAULTS
    DOKOUZYANNIS, SP
    MICROELECTRONICS AND RELIABILITY, 1994, 34 (12): : 1923 - 1929
  • [7] MODELING DIGITAL CIRCUITS FOR TROUBLESHOOTING
    HAMSCHER, WC
    ARTIFICIAL INTELLIGENCE, 1991, 51 (1-3) : 223 - 271
  • [8] A digital workflow for modeling of custom dental implants
    Surovas, Andrejus
    3D PRINTING IN MEDICINE, 2019, 5 (01)
  • [9] A digital workflow for modeling of custom dental implants
    Andrejus Surovas
    3D Printing in Medicine, 5
  • [10] TEST GENERATION SYSTEM FOR DIGITAL CIRCUITS
    TOMITA, K
    FUNATSU, S
    WAKATSUKI, N
    YAMADA, A
    NEC RESEARCH & DEVELOPMENT, 1978, (49): : 16 - 24