Power-performance optimization for custom digital circuits

被引:0
|
作者
Zlatanovici, R [1 ]
Nikolic, B [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a modular optimization framework for custom digital circuits in the power - performance space. The method uses a static timer and a nonlinear optimizer to maximize the performance of digital circuits within a limited power budget by tuning various variables such as gate sizes, supply, and threshold voltages. It can employ different models to characterize the components. Analytical models usually lead to convex optimization problems where the optimality of the results is guaranteed. Tabulated models or an arbitrary tin-ling signoff tool can be used if better accuracy is desired and although the optimality of the results cannot be guaranteed, it can be verified against a near-optimality boundary. The optimization examples are presented on 64-bit carry-lookahead adders. By achieving the power optimality of the underlying circuit fabric, this framework can be used by logic designers and system architects to make optimal decisions at the inicroarchitecture level.
引用
收藏
页码:404 / 414
页数:11
相关论文
共 50 条
  • [21] On Power-Performance Characterization of Concurrent Throughput Kernels
    Goswami, Nilanjan
    Li, Yuhai
    Qouneh, Amer
    Li, Chao
    Li, Tao
    2015 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC), 2015, : 108 - 109
  • [22] Automated Modeling of custom digital circuits for test
    Bose, S
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 954 - 961
  • [23] Task offloading in an optimized power-performance manner
    Naseri, Rojin
    Abdollahi Azgomi, Mohammad
    Naghash Asadi, Ali
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2024, 37 (05)
  • [24] Online real-time optimization of power-performance tradeoff for application server clusters
    Xiong Z.
    Zhao Y.-Y.
    Xu J.-L.
    Cai L.-R.
    Cai W.-H.
    Kongzhi yu Juece/Control and Decision, 2021, 36 (11): : 2589 - 2598
  • [25] Power-performance Co-optimization of Throughput Core Architecture using Resistive Memory
    Goswami, Nilanjan
    Cao, Bingyi
    Li, Tao
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 342 - 353
  • [26] On Arbitrating the Power-Performance Tradeoff in SaaS Clouds
    Zhou, Zhi
    Liu, Fangming
    Jin, Hai
    Li, Bo
    Li, Baochun
    Jiang, Hongbo
    2013 PROCEEDINGS IEEE INFOCOM, 2013, : 872 - 880
  • [27] Transistor sizing of custom high-performance digital circuits with parametric yield considerations
    Daniel K. Beece
    Chandu Visweswariah
    Jinjun Xiong
    Vladimir Zolotov
    Optimization and Engineering, 2014, 15 : 217 - 241
  • [28] Transistor sizing of custom high-performance digital circuits with parametric yield considerations
    Beece, Daniel K.
    Visweswariah, Chandu
    Xiong, Jinjun
    Zolotov, Vladimir
    OPTIMIZATION AND ENGINEERING, 2014, 15 (01) : 217 - 241
  • [29] Exploring Power-Performance Tradeoffs in Database Systems
    Xu, Zichen
    Tu, Yi-Cheng
    Wang, Xiaorui
    26TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING ICDE 2010, 2010, : 485 - 496
  • [30] Transistor Sizing of Custom High-Performance Digital Circuits With Parametric Yield Considerations
    Beece, Daniel K.
    Xiong, Jinjun
    Visweswariah, Chandu
    Zolotov, Vladimir
    Liu, Yifang
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 781 - 786