Power-performance optimization for custom digital circuits

被引:0
|
作者
Zlatanovici, R [1 ]
Nikolic, B [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a modular optimization framework for custom digital circuits in the power - performance space. The method uses a static timer and a nonlinear optimizer to maximize the performance of digital circuits within a limited power budget by tuning various variables such as gate sizes, supply, and threshold voltages. It can employ different models to characterize the components. Analytical models usually lead to convex optimization problems where the optimality of the results is guaranteed. Tabulated models or an arbitrary tin-ling signoff tool can be used if better accuracy is desired and although the optimality of the results cannot be guaranteed, it can be verified against a near-optimality boundary. The optimization examples are presented on 64-bit carry-lookahead adders. By achieving the power optimality of the underlying circuit fabric, this framework can be used by logic designers and system architects to make optimal decisions at the inicroarchitecture level.
引用
收藏
页码:404 / 414
页数:11
相关论文
共 50 条
  • [31] On Arbitrating the Power-Performance Tradeoff in SaaS Clouds
    Liu, Fangming
    Zhou, Zhi
    Jin, Hai
    Li, Bo
    Li, Baochun
    Jiang, Hongbo
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2014, 25 (10) : 2648 - 2658
  • [32] Optimization of custom MOS circuits by transistor sizing
    Conn, AR
    Coulman, PK
    Haring, RA
    Morrill, GL
    Visweswariah, C
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 174 - 180
  • [33] Formal control techniques for power-performance management
    Wu, Q
    Juang, P
    Martonosi, M
    Peh, LS
    Clark, DW
    IEEE MICRO, 2005, 25 (05) : 52 - 62
  • [34] Orion: A power-performance simulator for interconnection networks
    Wang, HS
    Zhu, XP
    Peh, LS
    Malik, S
    35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, : 294 - 305
  • [35] Power-Performance Optimization of a Virtualized SMT Vector Processor via Thread Fusion and Lane Configuration
    Lu, Yaojie
    Rooholamin, SeyedAmin
    Ziavras, Sotirios G.
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 81 - 86
  • [36] Understanding the Design Space of Wavelength-Routed Optical NoC Topologies for Power-Performance Optimization
    Tala, Mahdi
    Bertozzi, Davide
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 255 - 260
  • [37] DELAY REGULATION - A CIRCUIT SOLUTION TO THE POWER-PERFORMANCE TRADEOFF
    BERNDLMAIER, E
    DORLER, JA
    MOSLEY, JM
    WEITZEL, SD
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1981, 25 (2-3) : 135 - 141
  • [38] CMOS Leakage and Glitch Minimization for Power-Performance Tradeoff
    Lu, Yuanlin
    Agrawal, Vishwani D.
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 378 - 387
  • [39] Power-performance trade-offs for reconfigurable computing
    Noguera, J
    Badia, RM
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 116 - 121
  • [40] An activity monitor for power/performance tuning of CMOS digital circuits
    Rius, J
    Pineda, J
    Meijer, M
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 187 - 196