Low-power two's-complement multiplication based on selective activation

被引:0
|
作者
Sakellariou, P. [1 ]
Paliouras, V. [1 ]
机构
[1] Univ Patras, Elect & Comp Engn Dept, Patras 26500, Greece
关键词
Low power dissipation; two's complement multiplication; computer arithmetic; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power two's-complement multiplier architecture is proposed in this paper. It is shown that by initially partitioning a multiplier into blocks, and selectively activating appropriate blocks depending on the input values, substantial power dissipation reduction is achieved for cases of practical interest. The proposed architecture is quantitatively evaluated in hardware, by mapping several instantiations of the proposed architecture onto a 90nm standard-cell library. Power savings in the order of 38% are achieved in comparison to typical multipliers. Furthermore, delay reduction is also achieved.
引用
收藏
页码:452 / 455
页数:4
相关论文
共 50 条
  • [41] Two new low-power Full Adders based on majority-not gates
    Navi, Keivan
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Hashemipour, Omid
    Nezhad, Babak Mazloom
    MICROELECTRONICS JOURNAL, 2009, 40 (01) : 126 - 130
  • [42] Low-power and high-efficiency transmitter based on dual-supply voltage and frequency multiplication technique
    Cui M.-Q.
    Zong P.-S.
    Wei G.
    Wang K.-P.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2022, 56 (07): : 1294 - 1301
  • [43] NTTU: An Area-Efficient Low-Power NTT-Uncoupled Architecture for NTT-Based Multiplication
    Zhang, Neng
    Qin, Qiao
    Yuan, Hang
    Zhou, Chenggao
    Yin, Shouyi
    Wei, Shaojun
    Liu, Leibo
    IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (04) : 520 - 533
  • [44] COLORIMETRIC MATERIALS FOR GAS SELECTIVE SENSING IN LOW-POWER APPLICATIONS
    Pannek, C.
    Schmitt, K.
    Woellenstein, J.
    2015 TRANSDUCERS - 2015 18TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS (TRANSDUCERS), 2015, : 1452 - 1455
  • [45] Selective Access to Filter Cache for Low-Power Embedded Systems
    Kwak, Jong Wook
    Choi, Ju Hee
    43RD HAWAII INTERNATIONAL CONFERENCE ON SYSTEMS SCIENCES VOLS 1-5 (HICSS 2010), 2010, : 4313 - 4320
  • [46] Challenges for low-power embedded SOC's
    Hattori, Toshihiro
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 75 - 78
  • [47] Selective Clock-Gating for Low-Power Synchronous Counters
    Parra, Pilar
    Acosta, Antonio J.
    Jimenez, Raul
    Valencia, Manuel
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (01) : 11 - 19
  • [48] Two-Gear Low-Power Scan Test
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 337 - 342
  • [49] Two-dimensional spintronics for low-power electronics
    Lin, Xiaoyang
    Yang, Wei
    Wang, Kang L.
    Zhao, Weisheng
    NATURE ELECTRONICS, 2019, 2 (07) : 274 - 283
  • [50] Low-power implementation of Montgomery modular multiplication algorithm for distributed measurement and control systems
    Olszyna, Jakub
    Winiecki, Wieslaw
    PRZEGLAD ELEKTROTECHNICZNY, 2011, 87 (9A): : 69 - 71