Low-power two's-complement multiplication based on selective activation

被引:0
|
作者
Sakellariou, P. [1 ]
Paliouras, V. [1 ]
机构
[1] Univ Patras, Elect & Comp Engn Dept, Patras 26500, Greece
关键词
Low power dissipation; two's complement multiplication; computer arithmetic; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power two's-complement multiplier architecture is proposed in this paper. It is shown that by initially partitioning a multiplier into blocks, and selectively activating appropriate blocks depending on the input values, substantial power dissipation reduction is achieved for cases of practical interest. The proposed architecture is quantitatively evaluated in hardware, by mapping several instantiations of the proposed architecture onto a 90nm standard-cell library. Power savings in the order of 38% are achieved in comparison to typical multipliers. Furthermore, delay reduction is also achieved.
引用
收藏
页码:452 / 455
页数:4
相关论文
共 50 条
  • [21] Traffic-Based Virtual Channel Activation for Low-Power NoC
    Muhammad, Sayed Taha
    Ezz-Eldin, Rabab
    El-Moursy, Magdy A.
    El-Moursy, Ali A.
    Refaat, Amr M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 3029 - 3042
  • [22] Traffic-Based Virtual Channel Activation for Low-Power NoC
    Muhammad, Sayed T.
    El-Moursy, Magdy A.
    El-Moursy, Ali A.
    Refaat, Amr M.
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [23] EXACT TRANSIENT STOCHASTIC SOLUTION FOR LOW-POWER NEUTRON MULTIPLICATION.
    Parks, G.T.
    Lewins, J.D.
    1600, (12):
  • [24] Partitioning and gating technique for low-power multiplication in video processing applications
    Ngo, Hau T.
    Asari, Vijayan K.
    MICROELECTRONICS JOURNAL, 2009, 40 (11) : 1582 - 1589
  • [25] A Low-Power Multiplication Algorithm for Signal Processing in Wireless Sensor Networks
    Abdelgawad, Ahmed
    Abdelhak, Sherine
    Ghosh, Soumik
    Bayoumi, Magdy
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 695 - 698
  • [26] Bit-level two's complement matrix multiplication
    Grover, RS
    Shang, WJ
    Li, Q
    INTEGRATION-THE VLSI JOURNAL, 2002, 33 (1-2) : 3 - 21
  • [27] Low-power selective pattern compression for scan-based test applications
    Sivanantham, S.
    Mallick, P. S.
    Perinbam, J. Raja Paul
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (04) : 1053 - 1063
  • [28] Optimization for Traffic-Based Virtual Channel Activation Low-Power NoC
    Muhammad, Sayed T.
    El-Moursy, Magdy A.
    El-Moursy, Ali A.
    Refaat, Amr M.
    2015 5TH INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS & APPLICATIONS (ICEAC), 2015,
  • [29] Perspectives of low-power VLSI's
    Sakurai, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04): : 429 - 436
  • [30] Perspectives of low-power VLSI's
    Sakurai, Takayasu
    IEICE Transactions on Electronics, 2004, E87-C (04) : 429 - 436