Low-power two's-complement multiplication based on selective activation

被引:0
|
作者
Sakellariou, P. [1 ]
Paliouras, V. [1 ]
机构
[1] Univ Patras, Elect & Comp Engn Dept, Patras 26500, Greece
关键词
Low power dissipation; two's complement multiplication; computer arithmetic; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power two's-complement multiplier architecture is proposed in this paper. It is shown that by initially partitioning a multiplier into blocks, and selectively activating appropriate blocks depending on the input values, substantial power dissipation reduction is achieved for cases of practical interest. The proposed architecture is quantitatively evaluated in hardware, by mapping several instantiations of the proposed architecture onto a 90nm standard-cell library. Power savings in the order of 38% are achieved in comparison to typical multipliers. Furthermore, delay reduction is also achieved.
引用
收藏
页码:452 / 455
页数:4
相关论文
共 50 条
  • [31] A low-power orientation-selective vision sensor
    Shi, BE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (05): : 435 - 440
  • [32] Low-power slice selective imaging of broad signals
    Yang, Weiqi
    Lee, Jae-Seung
    Kharkov, Boris
    Ilott, Andrew J.
    Jerschow, Alexej
    JOURNAL OF MAGNETIC RESONANCE, 2016, 272 : 61 - 67
  • [33] Multiple Constant Multiplication Algorithm for High-Speed and Low-Power Design
    Oudjida, Abdelkrim K.
    Liacha, Ahmed
    Bakiri, Mohammed
    Chaillet, Nicolas
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (02) : 176 - 180
  • [34] Partial Row Activation for Low-Power DRAM System
    Lee, Yebin
    Kim, Hyeonggyu
    Hong, Seokin
    Kim, Soontae
    2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2017, : 217 - 228
  • [35] New Low-Power Recoding Algorithm for Multiplierless Single/Multiple Constant Multiplication
    Oudjida, A. K.
    Berrandjia, M. L.
    Chaillet, N.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [36] Decision feedback equalizer with two's complement computation sharing multiplication
    Choo, H
    Muhammad, K
    Roy, K
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 1245 - 1248
  • [37] A ROM based Low-Power Multiplier
    Paul, Bipul C.
    Fujita, Shinobu
    Kajima, Masaki
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 69 - +
  • [38] LOW-POWER REACTOR BASED ON TOKAMAK
    PISTUNOVICH, VI
    ATOMNAYA ENERGIYA, 1973, 35 (01): : 11 - 14
  • [39] Low-power, fast, selective nanoparticle-based hydrogen sulfide gas sensor
    Mickelson, William
    Sussman, Allen
    Zettl, Alex
    APPLIED PHYSICS LETTERS, 2012, 100 (17)
  • [40] Multi-Context TCAM Based Selective Computing Architecture for a Low-Power NN
    Arakawa, Ren
    Onizawa, Naoya
    Diguet, Jean-Philippe
    Hanyu, Takahiro
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 117 - 118