BTI reliability of 45 nm high-k plus metal-gate process technology

被引:95
|
作者
Pae, S. [1 ]
Agostinelli, M. [1 ]
Brazie, M. [2 ]
Chau, R.
Dewey, G.
Ghani, T. [2 ]
Hattendorf, M. [2 ]
Hicks, J. [1 ]
Kavalieros, J.
Kuhn, K.
Kuhn, M. [1 ,2 ]
Maiz, J. [1 ]
Metz, M.
Mistry, K. [2 ]
Prasad, C. [1 ]
Ramey, S. [1 ]
Roskowski, A. [2 ]
Sandford, J. [2 ]
Thomas, C. [2 ]
Thomas, J. [1 ]
Wiegand, C. [2 ]
Wiedemer, J. [2 ]
机构
[1] Intel Corp, 5200 NE Elam Young Pkwy, Hillsboro, OR 97124 USA
[2] PTD, Hillsboro, OR 97124 USA
关键词
BTI; high-K; metal gate; transistors; reliability;
D O I
10.1109/RELPHY.2008.4558911
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, Bias-temperature instability (BTI) characterization on 45nm high-K + metal-gate (HK+MG) transistors is presented and degradation mechanism is discussed. Transistors with an unoptimized HK film stack in the early development phase exhibited pre-existing traps and large amount of hysteresis that was consistent with literature. The optimized and final HK process demonstrated NMOS and PMOS BTI on HK+MG transistors that are better than that of SiON at matched E-fields and comparable at targeted 30% higher use fields. The final process also showed no hysteresis due to fast traps thereby allowing us to characterize its intrinsic degradation mechanism. On the optimized process, NMOS BTI is attributed primarily to electron trapping in the HK bulk and HK/SiON interfacial layer (IL) regions. PMOS BTI degradation, on the other hand, is mainly interface driven and is found to be very similar to that observed on conventional SiON transistors.
引用
收藏
页码:352 / +
页数:3
相关论文
共 50 条
  • [41] 0.4V Reconfigurable Near-Threshold TCAM in 28nm High-k Metal-Gate CMOS Process
    Chan, Yun-Sheng
    Huang, Po-Tsang
    Wu, Shang-Lin
    Lung, Sheng-Chi
    Wang, Wei-Chang
    Hwang, Wei
    Chuang, Ching-Te
    2018 31ST IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2018, : 272 - 277
  • [42] Gate-Stack Engineering to Improve the Performance of 28 nm Low-Power High-K/Metal-Gate Device
    Park, Jeewon
    Jang, Wansu
    Shin, Changhwan
    MICROMACHINES, 2021, 12 (08)
  • [43] Investigation of BTI characteristics and its behavior on 10 nm SRAM with high-k/metal gate FinFET technology having multi-VT gate stack
    Jin, Minjung
    Kim, Kangjung
    Kim, Yoohwan
    Shim, Hyewon
    Kim, Jinju
    Kim, Gunrae
    Pae, Sangwoo
    MICROELECTRONICS RELIABILITY, 2018, 81 : 201 - 209
  • [44] A new process and tool for metal/high-k gate dielectric stack for sub-45 nm CMOS manufacturing
    Venkateshan, A.
    Singh, R.
    Poole, K. F.
    Senter, H.
    ISSM 2007: 2007 INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2007, : 493 - +
  • [45] Heated Ion Implantation Technology for Highly Reliable Metal-gate/High-k CMOS SOI FinFETs
    Mizubayashi, W.
    Onoda, H.
    Nakashima, Y.
    Ishikawa, Y.
    Matsukawa, T.
    Endo, K.
    Liu, Y. X.
    O'uchi, S.
    Tsukada, J.
    Yamauchi, H.
    Migita, S.
    Morita, Y.
    Ota, H.
    Masahara, M.
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [46] New Observations on the Two-Stage Degradation of Hot Carrier Reliability in High-k/Metal-gate MOSFETs
    Yu, Zhuoqing
    Guo, Shaofeng
    Wang, Runsheng
    Hao, Peng
    Huang, Ru
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [47] 45nm High-k + Metal Gate Strain-Enhanced CMOS Transistors
    Auth, Chris
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 379 - 386
  • [48] RF Power Potential of High-k Metal Gate 28 nm CMOS Technology
    Ouhachi, R.
    Pottrain, A.
    Ducatteau, D.
    Okada, E.
    Gaquiere, C.
    Gloria, D.
    2013 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1-2, 2013, : 181 - 184
  • [49] Flex-ALD™ lanthanum materials for High-k/Metal-Gate applications
    Ma, Ce
    Kim, Kee-Chan
    McFarlane, Graham
    Athalye, Atul
    2008 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2008, : 82 - 84
  • [50] The Path Finding of Gate Dielectric Breakdown in Advanced High-k Metal-Gate CMOS Devices
    Chung, Steve
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 360 - 364