BTI reliability of 45 nm high-k plus metal-gate process technology

被引:95
|
作者
Pae, S. [1 ]
Agostinelli, M. [1 ]
Brazie, M. [2 ]
Chau, R.
Dewey, G.
Ghani, T. [2 ]
Hattendorf, M. [2 ]
Hicks, J. [1 ]
Kavalieros, J.
Kuhn, K.
Kuhn, M. [1 ,2 ]
Maiz, J. [1 ]
Metz, M.
Mistry, K. [2 ]
Prasad, C. [1 ]
Ramey, S. [1 ]
Roskowski, A. [2 ]
Sandford, J. [2 ]
Thomas, C. [2 ]
Thomas, J. [1 ]
Wiegand, C. [2 ]
Wiedemer, J. [2 ]
机构
[1] Intel Corp, 5200 NE Elam Young Pkwy, Hillsboro, OR 97124 USA
[2] PTD, Hillsboro, OR 97124 USA
关键词
BTI; high-K; metal gate; transistors; reliability;
D O I
10.1109/RELPHY.2008.4558911
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, Bias-temperature instability (BTI) characterization on 45nm high-K + metal-gate (HK+MG) transistors is presented and degradation mechanism is discussed. Transistors with an unoptimized HK film stack in the early development phase exhibited pre-existing traps and large amount of hysteresis that was consistent with literature. The optimized and final HK process demonstrated NMOS and PMOS BTI on HK+MG transistors that are better than that of SiON at matched E-fields and comparable at targeted 30% higher use fields. The final process also showed no hysteresis due to fast traps thereby allowing us to characterize its intrinsic degradation mechanism. On the optimized process, NMOS BTI is attributed primarily to electron trapping in the HK bulk and HK/SiON interfacial layer (IL) regions. PMOS BTI degradation, on the other hand, is mainly interface driven and is found to be very similar to that observed on conventional SiON transistors.
引用
收藏
页码:352 / +
页数:3
相关论文
共 50 条
  • [21] The impact of interface/border defect on performance and reliability of high-k/metal-gate CMOSFET
    Yeh, Wen-Kuan
    Chen, Po-Ying
    Gan, Kwang-Jow
    Wang, Jer-Chyi
    Lai, Chao Sung
    MICROELECTRONICS RELIABILITY, 2013, 53 (02) : 265 - 269
  • [22] Guidelines to improve mobility performances and BTI reliability of advanced High-K/Metal gate stacks
    Garros, X.
    Casse, M.
    Reimbold, G.
    Martin, F.
    Leroux, C.
    Fanton, A.
    Renault, O.
    Cosnier, V.
    Boulanger, F.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 55 - +
  • [23] DETRIMENTAL IMPACT OF TECHNOLOGICAL PROCESSES ON BTI RELIABILITY OF ADVANCED HIGH-K/METAL GATE STACKS
    Garros, X.
    Casse, M.
    Fenouillet-Beranger, C.
    Reimbold, G.
    Martin, F.
    Gaumer, C.
    Wiemer, C.
    Perego, M.
    Boulanger, F.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 362 - +
  • [24] RELIABILITY STUDIES ON A 45NM LOW POWER SYSTEM-ON-CHIP (SOC) DUAL GATE OXIDE HIGH-K/METAL GATE (DG HK plus MG) TECHNOLOGY
    Prasad, C.
    Bai, P.
    Gannavaram, S.
    Hafez, W.
    Hicks, J.
    Jan, C. -H.
    Lin, J.
    Jones, M.
    Komeyli, K.
    Kotlyar, R.
    Mistry, K.
    Post, I.
    Tsai, C.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 293 - 298
  • [25] Process development of high-k metal gate aluminum CMP at 28 nm technology node
    Hsien, Y. H.
    Hsu, H. K.
    Tsai, T. C.
    Lin, Welch
    Huang, R. P.
    Chen, C. H.
    Yang, C. L.
    Wu, J. Y.
    MICROELECTRONIC ENGINEERING, 2012, 92 : 19 - 23
  • [26] Gate Dielectric TDDB Characterizations of Advanced High-K and Metal-Gate CMOS Logic Transistor Technology
    Pae, S.
    Prasad, C.
    Ramey, S.
    Thomas, J.
    Rahman, A.
    Lu, R.
    Hicks, J.
    Batzerl, S.
    Zhaol, Q.
    Hatfield, J.
    Liu, M.
    Parker, C.
    Woolery, B.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [27] Modeling and Optimization of Variability in High-k/Metal-Gate MOSFETs
    Yu, T-H
    Ohtou, Tetsu
    Liu, K-M
    Chen, W-Y
    Hu, Y-P
    Cheng, C-F
    Sheu, Y-M
    2009 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2009, : 91 - +
  • [28] Reliability Characterization of 32nm High-K Metal Gate SOT Technology with Embedded DRAM
    Mittl, Steve
    Swift, Ann
    Wu, Ernest
    Ioannou, Dimitris
    Chen, Fen
    Massey, Greg
    Rahim, Nilufa
    Hauser, Mike
    Hyde, Paul
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [29] Improvement in NBTI reliability of Si-passivated Ge/high-k/metal-gate pFETs
    Kaczer, B.
    Franco, J.
    Mitard, J.
    Roussel, Ph. J.
    Veloso, A.
    Groeseneken, G.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1582 - 1584
  • [30] High Performance DDR Architecture in Intel® Core™ processors using 32nm CMOS High-K Metal-Gate Process
    Mosalikanti, Praveen
    Mozak, Chris
    Kurd, Nasser
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 154 - 157