Synthesizing, Verifying, and Debugging SoC with FSM-Based Specification of On-Chip Communication Protocols

被引:0
|
作者
Fujita, Masahiro [1 ]
机构
[1] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo 1138654, Japan
来源
AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS | 2011年 / 6996卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In general on-chip communication protocols, such as OCP[1], can be specified and represented with finite state machines (FSM). Such communication protocols are basically collections of individual transactions or commands, such as simple read/write and bust read/write, and each transaction or command can be specified with a FSM. So a given communication protocol can be represented with a set of FSMs which work jointly. Based on these FSM-based specifications, we have been developing not only pure formal and semi-formal verification techniques using FSMs as specifications, but also synthesis and debugging techniques, such as automatic generation of protocol converters and post-silicon verification/debugging supports. In this paper, we show first how FSM-based specifications can describe sate-of-the-art on-chip communication protocols, and then their application to such synthesis and verification/debug for SoC designs are presented.
引用
收藏
页码:43 / 50
页数:8
相关论文
共 50 条
  • [41] Assessment of On-chip Wireless Communication Networks Based on Integrated Dielectric Antennas
    Calo, Giovanna
    Bellanca, Gaetano
    Fuschini, Franco
    Barbiroli, Marina
    Tralli, Velio
    Bozzetti, Michele
    Alam, Badrul
    Stomeo, Tiziana
    Nanni, Jacopo
    Dehkordi, Jinous Shafiei
    Petruzzelli, Vincenzo
    2020 22ND INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON 2020), 2020,
  • [42] On-chip power noise reduction techniques in high performance SoC-based integrated circuits
    Popovich, M
    Friedman, EG
    Secareanu, R
    Harlin, OL
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 309 - 312
  • [43] An ultra-low power pulse-based UWB transceiver SoC with on-chip ADC
    Xie, H. L.
    Fan, S. Q.
    Wang, X.
    Wang, A.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 669 - +
  • [44] High level modeling and automated generation of heterogeneous SoC architectures with optimized custom reconfigurable cores and on-chip communication media
    Ahmad, Balal
    Ahmadinia, Ali
    Arslan, Tughrul
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (11) : 597 - 615
  • [45] ILP Based Power-Aware Test Time Reduction Using On-Chip Clocking in NoC Based SoC
    Parmar, Harikrishna
    Mehta, Usha
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2019, 9 (02)
  • [46] Performance assessment of optimized carbon-nanotube-based wireless on-chip communication
    Franck, Pierre
    Baillargeat, Dominique
    Tay, Beng Kang
    CARBON NANOTUBES, GRAPHENE, AND ASSOCIATED DEVICES V, 2012, 8462
  • [47] An on-chip high speed serial communication method based on independent ring oscillators
    Kimura, S
    Hayakawa, T
    Horiyama, T
    Nakanishi, M
    Watanabe, K
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 390 - 391
  • [48] Butterfly and Benes-based on-chip communication networks for multiprocessor turbo decoding
    Moussa, Hazem
    Muller, Olivier
    Baghdadi, Amer
    Jezequel, Michel
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 654 - 659
  • [49] Graphene-Based Plasma Wave Interconnects for On-Chip Communication in the Terahertz Band
    Rakheja, Shaloo
    Li, Kexin
    2017 FIFTH BERKELEY SYMPOSIUM ON ENERGY EFFICIENT ELECTRONIC SYSTEMS & STEEP TRANSISTORS WORKSHOP (E3S), 2017,
  • [50] A hybrid SoC interconnect with dynamic TDMA-based transaction-less buses and on-chip networks
    Richardson, TD
    Nicopoulos, C
    Park, D
    Narayanan, V
    Xie, Y
    Das, C
    Degalahal, V
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 657 - 664