Synthesizing, Verifying, and Debugging SoC with FSM-Based Specification of On-Chip Communication Protocols

被引:0
|
作者
Fujita, Masahiro [1 ]
机构
[1] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo 1138654, Japan
来源
AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS | 2011年 / 6996卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In general on-chip communication protocols, such as OCP[1], can be specified and represented with finite state machines (FSM). Such communication protocols are basically collections of individual transactions or commands, such as simple read/write and bust read/write, and each transaction or command can be specified with a FSM. So a given communication protocol can be represented with a set of FSMs which work jointly. Based on these FSM-based specifications, we have been developing not only pure formal and semi-formal verification techniques using FSMs as specifications, but also synthesis and debugging techniques, such as automatic generation of protocol converters and post-silicon verification/debugging supports. In this paper, we show first how FSM-based specifications can describe sate-of-the-art on-chip communication protocols, and then their application to such synthesis and verification/debug for SoC designs are presented.
引用
收藏
页码:43 / 50
页数:8
相关论文
共 50 条
  • [21] An efficient cooperative design framework for SOC on-chip communication architecture system-level design
    Niu, Yawen
    Bian, Jiman
    Wang, Haili
    Tong, Kun
    COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN III, 2007, 4402 : 118 - +
  • [22] PRLE Based T - OCI Crossbar for On-Chip Communication
    Thomas, Ashly
    Sundresh, Sukanya
    SOFT COMPUTING SYSTEMS, ICSCS 2018, 2018, 837 : 593 - 601
  • [23] TSV-based antenna for on-chip wireless communication
    Pano, Vasil
    Tekin, Ibrahim
    Liu, Yuqiao
    Dandekar, Kapil R.
    Taskin, Baris
    IET MICROWAVES ANTENNAS & PROPAGATION, 2020, 14 (04) : 302 - 307
  • [25] On-chip debugging-based fault emulation for robustness evaluation of embedded software components
    Ruiz, JC
    Pardo, J
    Campelo, JC
    Gil, P
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 57 - 64
  • [26] A Partition-Based Model Checking Method for Verifying Communication Protocols with SPIN
    Zhang, Xinchang
    Yang, Meihong
    Li, Xingfeng
    Shi, Huiling
    INFORMATION AND AUTOMATION, 2011, 86 : 71 - +
  • [27] Power evaluation of the arbitration policy for different on-chip bus based SoC platform
    Srinivasan, Prakash
    Ahmadinia, Ali
    Erdogan, Ahmet T.
    Arslan, Tughrul
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 159 - 162
  • [28] A Low-Cost SOC Debug Platform Based on On-Chip Test Architectures
    Lee, Kuen-Jong
    Liang, Si-Yuan
    Su, Alan
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 161 - +
  • [29] FSM-Based Test Case Generation Methods Applied to Test the Communication Software on Board the ITASAT University Satellite: A Case Study
    Pinheiro, Arineiza C.
    Simao, Adenilso
    Ambrosio, Ana Maria
    JOURNAL OF AEROSPACE TECHNOLOGY AND MANAGEMENT, 2014, 6 (04) : 447 - 461
  • [30] SDL-based specification and testing strategy for communication network protocols
    Monkewich, O
    SDL'99: THE NEXT MILLENNIUM, 1999, : 123 - 134