Synthesizing, Verifying, and Debugging SoC with FSM-Based Specification of On-Chip Communication Protocols

被引:0
|
作者
Fujita, Masahiro [1 ]
机构
[1] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo 1138654, Japan
来源
AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS | 2011年 / 6996卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In general on-chip communication protocols, such as OCP[1], can be specified and represented with finite state machines (FSM). Such communication protocols are basically collections of individual transactions or commands, such as simple read/write and bust read/write, and each transaction or command can be specified with a FSM. So a given communication protocol can be represented with a set of FSMs which work jointly. Based on these FSM-based specifications, we have been developing not only pure formal and semi-formal verification techniques using FSMs as specifications, but also synthesis and debugging techniques, such as automatic generation of protocol converters and post-silicon verification/debugging supports. In this paper, we show first how FSM-based specifications can describe sate-of-the-art on-chip communication protocols, and then their application to such synthesis and verification/debug for SoC designs are presented.
引用
收藏
页码:43 / 50
页数:8
相关论文
共 50 条
  • [31] Fast exploration of bus-based on-chip communication architectures
    Pasricha, S
    Dutt, N
    Ben-Romdhane, M
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 242 - 247
  • [32] On-Chip Embedded Debugging System Based on Leach Algorithm Parameter on Detection of Wireless Sensor Networks
    Song, Wenguang
    Chen, Haiyu
    Zhang, Qiujuan
    Zhang, Bingxin
    Wang, Hao
    Xu, Hao
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2020, 2020
  • [33] Cooperative communication based barrier synchronization in on-chip mesh architectures
    Chen, Xiaowen
    Lu, Zhonghai
    Jantsch, Axel
    Chen, Shuming
    Liu, Hai
    IEICE ELECTRONICS EXPRESS, 2011, 8 (22): : 1856 - 1862
  • [34] ReliNoC: A Reliable Network for Priority-Based On-Chip Communication
    Kakoee, Mohammad Reza
    Bertacco, Valeria
    Benini, Luca
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 667 - 672
  • [35] A Design Approach of Mitigating Single Event Upset for On-Chip Memory based on SoC FPGA
    Shen, Lu
    Cui, Xiuhai
    Peng, Yu
    Peng, Xiyuan
    2018 EIGHTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2018), 2018, : 1737 - 1742
  • [36] Three Levels Interconnect Signaling in On-Chip High Speed SerDes Transceiver for Multi-Module SoC Communication
    Jaiswal, Nivedita
    Gamad, Radheshyam
    6TH INTERNATIONAL CONFERENCE ON COMPUTER & COMMUNICATION TECHNOLOGY (ICCCT-2015), 2015, : 286 - 291
  • [37] LNOI Wireless Switches Based on Optical Phased Arrays for On-Chip Communication
    Khalid, Muhammad
    Ferraresi, Simone
    Bellanca, Gaetano
    Barbiroli, Marina
    Fuschini, Franco
    Tralli, Velio
    Bertozzi, Davide
    Petruzzelli, Vincenzo
    Calo, Giovanna
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2024, 42 (08) : 2054 - 2065
  • [38] A 2Gb/s high-speed scalable shift-register based on-chip serial communication design for SoC applications
    Wey, IC
    Chang, LH
    Chen, YG
    Chang, SH
    Wu, AY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1074 - 1077
  • [39] The System Power Control Unit Based on the On-Chip Wireless Communication System
    Li, Tiefeng
    Ma, Caiwen
    Li, WenHua
    SCIENTIFIC WORLD JOURNAL, 2013,
  • [40] On-Chip Communication Architecture Exploration for Processor-Pool-based MPSoC
    Joo, Young-Pyo
    Kim, Sungchan
    Ha, Soonhoi
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 466 - 471