Gate Stack Process Optimization for TDDB Improvement in 28nm High-k/Metal Gate nMOSFETs

被引:0
|
作者
Lee, Kyong Taek [1 ]
Kim, Hyunjin [1 ]
Park, Junekyun [1 ]
Park, Jongwoo [1 ]
机构
[1] Samsung Elect, Syst LSI Div, Technol Reliabil, Yongin 446711, Gyeonggi Do, South Korea
关键词
RELIABILITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The effects of IL (interfacial layer) thickness and nitrogen concentration of high-k layer on TDDB are comprehensively investigated for HK/MG nMOSFETs. Comparison of the TDDB characteristics based on IL thickness splits manifests that thick IL device exhibits longer failure time and lower SILC augment due to reduction of IL tunneling rate of electron. However, the gate leakage current of thick IL device is aggravated by decrease of total physical oxide thickness even for the same EOT due mainly to thinner HK thickness. Since SILC behavior is attributed to the bulk transient charge trapping by pre-existing defects in HK, the process optimization to reduce bulk defects in HK is a critical solution to improve TDDB in HK/MG nMOSFETs. In addition, nitridation process after HK deposition contributes to passivate oxygen vacancies in the gate dielectrics and removes electron leakage path driven by oxygen vacancies. Hence, nMOSFET with higher nitrogen concentration shows improved TDDB reliability without compromise in DC characteristics and the power law voltage acceleration factor.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] An Experimental Study on Channel Backscattering in High-k/Metal Gate nMOSFETs
    Sagong, Hyun Chul
    Kang, Chang Yong
    Sohn, Chang-Woo
    Jeong, Eui-Young
    Choi, Do-Young
    Lee, Sang-Hyun
    Kim, Ye-Ram
    Jang, Jun-Woo
    Jeong, Yoon-Ha
    2012 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2012, : 171 - 174
  • [22] Self-Align Nitride Based Logic NVM in 28nm High-k Metal Gate CMOS technology
    Lin, P. Y.
    Yang, T. H.
    Sung, Y. T.
    Lin, C. J.
    King, Y. C.
    Chang, T. S.
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [23] Investigation of degradation and recovery characteristics of NBTI in 28-nm high-k metal gate process
    巩伟泰
    李闫
    孙亚宾
    石艳玲
    李小进
    Chinese Physics B, 2023, 32 (12) : 719 - 726
  • [24] Investigation of degradation and recovery characteristics of NBTI in 28-nm high-k metal gate process
    Gong, Wei-Tai
    Li, Yan
    Sun, Ya-Bin
    Shi, Yan-Ling
    Li, Xiao-Jin
    CHINESE PHYSICS B, 2023, 32 (12)
  • [25] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    Journal of Applied Physics, 2006, 100 (05):
  • [26] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (05)
  • [27] Study on the ESD-Induced Gate-Oxide Breakdown and the Protection Solution in 28nm High-K Metal-Gate CMOS Technology
    Lin, Chun-Yu
    Ker, Ming-Dou
    Chang, Pin-Hsin
    Wang, Wen-Tai
    2015 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2015,
  • [28] Gate Engineering to Improve Effective Resistance of 28-nm High-k Metal Gate CMOS Devices
    Jeong, JinHyuk
    Lee, Ho
    Kang, DongHae
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 259 - 264
  • [29] Process and manufacturing challenges for high-K gate stack systems
    Gilmer, MC
    Luo, TY
    Huff, HR
    Jackson, MD
    Kim, S
    Bersuker, G
    Zeitzoff, P
    Vishnubhotla, L
    Brown, GA
    Amos, R
    Brady, D
    Watt, VHC
    Gale, G
    Guan, J
    Nguyen, B
    Williamson, G
    Lysaght, P
    Torres, K
    Geyling, F
    Gondran, CFH
    Fair, JA
    Schulberg, MT
    Tamagawa, T
    ULTRATHIN SIO2 AND HIGH-K MATERIALS FOR ULSI GATE DIELECTRICS, 1999, 567 : 323 - 341
  • [30] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243