Research and Implementation of High Speed Parallel Carrier Synchronization Algorithm

被引:0
|
作者
Li, Hao [1 ]
Wang, Zhigang [1 ]
Wang, Houjun [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Automat Engn, Chengdu, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
carrier synchronization algorithm; high speed demodulator system; phase frequency detector; phase detector;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The paper presents an efficient parallel carrier synchronization algorithm suitable for high speed demodulator system and easy to implement on FPGA platform. The parallel algorithm combines the phase frequency detector (PFD) algorithm of the fast capture and the phase detector (PD) algorithm of the stable tracking. First, it can quickly capture carrier frequency offset by using PFD algorithm. Then, we use the small phase jitter PD algorithm to stable tracking carrier phase offset. Thus, the carrier frequency offset and phase offset to be corrected quickly and accurately. We also investigate parallel carrier synchronization algorithm structure suitable for FPGA platform. The simulation and implementation results show that the proposed parallel carrier synchronization algorithm has excellent performance for MPSK modulated signal. Besides, the proposed parallel structure with low complexity can efficiently work.
引用
收藏
页码:28 / 32
页数:5
相关论文
共 50 条
  • [41] High speed FPGA implementation of RSA encryption algorithm
    Nibouche, O
    Nibouche, M
    Bouridane, A
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 204 - 207
  • [42] Kalman Filter Carrier Synchronization Algorithm
    Campeanu, Andrei
    Gal, Janos
    2012 10TH INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND TELECOMMUNICATIONS, 2012, : 203 - 208
  • [43] FPGA implementation of AES algorithm for high speed applications
    S. Sridevi Sathya Priya
    P. Karthigaikumar
    Narayana Ravi Teja
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 115 - 125
  • [44] FPGA implementation of AES algorithm for high speed applications
    Priya, S. Sridevi Sathya
    Karthigaikumar, P.
    Teja, Narayana Ravi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (01) : 115 - 125
  • [45] Research and Implementation of Parallel Lane Detection Algorithm Based on GPU
    Xu, Ying
    Fang, Bin
    Wu, Xuegang
    Yang, Weibin
    2017 INTERNATIONAL CONFERENCE ON SECURITY, PATTERN ANALYSIS, AND CYBERNETICS (SPAC), 2017, : 351 - 355
  • [46] Research and implementation of parallel algorithm for CRC-32 calculation
    Guo, Xiye
    Su, Shaojing
    Wang, Yueke
    Huang, Zhiping
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 5969 - 5971
  • [47] Research and Implementation of Speed Controlling Algorithm on Intelligent racing car
    Dong, Zengwen
    Zeng, Dequan
    Liu, Jizhong
    Xiong, Genliang
    Ou, Haiyan
    APPLIED MATERIALS AND TECHNOLOGIES FOR MODERN MANUFACTURING, PTS 1-4, 2013, 423-426 : 2841 - +
  • [48] FPGA Implementation of Carrier Synchronization for QAM Receivers
    Chris Dick
    Fred Harris
    Michael Rice
    Journal of VLSI signal processing systems for signal, image and video technology, 2004, 36 : 57 - 71
  • [49] FPGA implementation of carrier synchronization for QAM receivers
    Dick, C
    Harris, F
    Rice, M
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2004, 36 (01): : 57 - 71
  • [50] Architectures for high speed re-synchronization using parallel pattern matching
    Lee, SH
    Jang, SH
    Kwon, SH
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING '96, 1996, 2727 : 952 - 959