Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:23
|
作者
De Caro, Davide [1 ]
机构
[1] Univ Naples Federico II, Dept Elect Engn, I-80125 Naples, Italy
关键词
All-digital delay-locked loop (ADDLL); all-digital phase-locked loop (ADPLL); delay-line; digitally controlled oscillator (DCO); flip-flops; sense amplifier; spread-spectrum clock generator (SSCG); LOCKED LOOP; FLIP-FLOP; CLOCK GENERATOR; RANGE; RADIO; DLL;
D O I
10.1109/TVLSI.2011.2181547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The recently proposed NAND-based digitally controlled delay-lines (DCDL) present a glitching problem which may limit their employ in many applications. This paper presents a glitch-free NAND-based DCDL which overcame this limitation by opening the employ of NAND-based DCDLs in a wide range of applications. The proposed NAND-based DCDL maintains the same resolution and minimum delay of previously proposed NAND-based DCDL. The theoretical demonstration of the glitch-free operation of proposed DCDL is also derived in the paper. Following this analysis, three driving circuits for the delay control-bits are also proposed. Proposed DCDLs have been designed in a 90-nm CMOS technology and compared, in this technology, to the state-of-the-art. Simulation results show that novel circuits result in the lowest resolution, with a little worsening of the minimum delay with respect to the previously proposed DCDL with the lowest delay. Simulations also confirm the correctness of developed glitching model and sizing strategy. As example application, proposed DCDL is used to realize an All-digital spread-spectrum clock generator (SSCG). The employ of proposed DCDL in this circuit allows to reduce the peak-to-peak absolute output jitter of more than the 40% with respect to a SSCG using three-state inverter based DCDLs.
引用
收藏
页码:55 / 66
页数:12
相关论文
共 49 条
  • [21] A module of digitally controlled delay lines for the T0 detector of the ALICE experiment
    A. V. Veselovskii
    V. A. Grigor’ev
    V. A. Kaplin
    N. V. Kondrat’eva
    V. A. Loginov
    Instruments and Experimental Techniques, 2007, 50 : 68 - 73
  • [22] A module of digitally controlled delay lines for the T0 detector of the ALICE experiment
    Veselovskii, A. V.
    Grigor'ev, V. A.
    Kaplin, V. A.
    Kondrat'eva, N. V.
    Loginov, V. A.
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2007, 50 (01) : 68 - 73
  • [23] Decoder and Pass Transistor based Digitally Controlled Linear Delay Element
    Sharma, Prachi
    Gupta, Anil
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 613 - 619
  • [24] High-speed, glitch-free, and low power carbon nanotube based linear phase frequency detector for 6G applications
    Ganesamoorthy, B.
    Majeed, K. K. Abdul
    Glittas, X. Antony Xavier
    RESULTS IN ENGINEERING, 2025, 25
  • [25] A Compact Single Layer Reflectarray Antenna Based on Circular Delay-Lines for X-band Applications
    Shabbir, Tayyab
    Saleem, Rashid
    Rehman, Sabih Ur
    Shafique, Muhammad Farhan
    RADIOENGINEERING, 2018, 27 (02) : 440 - 447
  • [26] REAL-TIME PROGRAMMABLE COMPLEX-SIGNAL FILTER BASED ON ULTRASONIC DISPERSIVE DELAY-LINES
    LAM, FK
    LEUNG, CK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1984, 57 (02) : 277 - 287
  • [27] Supply-Insensitive Digitally Controlled Delay Lines for 3-D IC Clock Synchronization Architectures
    Sandhu, Tejinder Singh
    El-Sankary, Kamal
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (06) : 1480 - 1484
  • [28] A Tunable Single Event Transient Filter Based on Digitally Controlled Capacitive Delay Cells
    Andjelkovic, Marko
    Schrape, Oliver
    Breitenreiter, Anselm
    Chen, Junchao
    Krstic, Milos
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [29] A Monotonic Digitally Controlled Delay Element-Based Programmable Trigger Pulse Generator
    Dwivedi, Amit Krishna
    Guduri, Manisha
    Mehra, Rishab
    Islam, Aminul
    PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGIES, IC3T 2015, VOL 1, 2016, 379 : 365 - 374
  • [30] An Assessment of Printing Methods for Producing Two-Dimensional Lead-Free Functional Pyrotechnic Delay-Lines for Mining Applications
    BelL, Tuuli M.
    Williamson, David M.
    Walley, Stephen M.
    Morgan, C. Gordon
    Kelly, Cheryl L.
    Batchelor, Lynette
    PROPELLANTS EXPLOSIVES PYROTECHNICS, 2020, 45 (01) : 53 - 76