Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:23
|
作者
De Caro, Davide [1 ]
机构
[1] Univ Naples Federico II, Dept Elect Engn, I-80125 Naples, Italy
关键词
All-digital delay-locked loop (ADDLL); all-digital phase-locked loop (ADPLL); delay-line; digitally controlled oscillator (DCO); flip-flops; sense amplifier; spread-spectrum clock generator (SSCG); LOCKED LOOP; FLIP-FLOP; CLOCK GENERATOR; RANGE; RADIO; DLL;
D O I
10.1109/TVLSI.2011.2181547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The recently proposed NAND-based digitally controlled delay-lines (DCDL) present a glitching problem which may limit their employ in many applications. This paper presents a glitch-free NAND-based DCDL which overcame this limitation by opening the employ of NAND-based DCDLs in a wide range of applications. The proposed NAND-based DCDL maintains the same resolution and minimum delay of previously proposed NAND-based DCDL. The theoretical demonstration of the glitch-free operation of proposed DCDL is also derived in the paper. Following this analysis, three driving circuits for the delay control-bits are also proposed. Proposed DCDLs have been designed in a 90-nm CMOS technology and compared, in this technology, to the state-of-the-art. Simulation results show that novel circuits result in the lowest resolution, with a little worsening of the minimum delay with respect to the previously proposed DCDL with the lowest delay. Simulations also confirm the correctness of developed glitching model and sizing strategy. As example application, proposed DCDL is used to realize an All-digital spread-spectrum clock generator (SSCG). The employ of proposed DCDL in this circuit allows to reduce the peak-to-peak absolute output jitter of more than the 40% with respect to a SSCG using three-state inverter based DCDLs.
引用
收藏
页码:55 / 66
页数:12
相关论文
共 49 条
  • [41] An ultra low-power digitally controlled oscillator using novel Schmitt-trigger based hysteresis delay cells
    Majd, Nasser Erfani
    Lotfizad, Mojtaba
    Ghaznavi-Ghoushchi, M. B.
    Abadian, Arash
    IEICE ELECTRONICS EXPRESS, 2011, 8 (08): : 589 - 595
  • [42] A Sub-100μW Area-Efficient Digitally-Controlled Oscillator Based on Hysteresis Delay Cell Topologies
    Chen, Man-Chia
    Yu, Jui-Yuan
    Lee, Chen-Yi
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 89 - 92
  • [43] Analysis and modeling of magnetic-free broadband circulator based on three switched reflection delay lines
    Tang, Dawei
    Xiang, Qianyin
    Tian, Dengyao
    Fu, Mingye
    Huang, Xiaoguo
    Feng, Quanyuan
    JOURNAL OF ELECTROMAGNETIC WAVES AND APPLICATIONS, 2020, 34 (14) : 1858 - 1869
  • [44] 1.45 GHz differential dual band ring based digitally-controlled oscillator with a reconfigurable delay element in 0.18 μm CMOS process
    Pahlavan, S.
    Ghaznavi-Ghoushchi, M. B.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (02) : 461 - 467
  • [45] 1.45 GHz differential dual band ring based digitally-controlled oscillator with a reconfigurable delay element in 0.18 μm CMOS process
    S. Pahlavan
    M. B. Ghaznavi-Ghoushchi
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 461 - 467
  • [46] An On-The-Fly Jitter Suppression Technique for Plain-CMOS-Logic-Based Timing Verniers: Dynamic Power Compensation with the Extensions of Digitally Variable Delay Lines
    Shibata, Nobutaro
    Nakamura, Mitsuo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (08) : 1185 - 1196
  • [47] Single sideband optical modulation on chirped fibre grating based delay lines for optically controlled phased array antennas
    Corral, JL
    Marti, J
    ELECTRONICS LETTERS, 1999, 35 (10) : 761 - 762
  • [48] Two-Stage Clock-Free Time-to-Digital Converter Based on Vernier and Tapped Delay Lines in FPGA Device
    Szplet, Ryszard
    Czuba, Arkadiusz
    ELECTRONICS, 2021, 10 (18)
  • [49] A Magnetic-Free RF Circulator Based on Spatiotemporal Modulated LN/SiO2/Sapphire Surface Acoustic Wave Delay Lines
    Yu, Ya-Ching
    Tsai, Chia-Hsien
    Lee, Zhi-Qiang
    Chang, Chin-Yu
    Lin, Cheng-Chien
    Liao, Yi-Cheng
    Hsu, Tzu-Hsuan
    Li, Ming-Huang
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (12) : 2514 - 2517