Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:23
|
作者
De Caro, Davide [1 ]
机构
[1] Univ Naples Federico II, Dept Elect Engn, I-80125 Naples, Italy
关键词
All-digital delay-locked loop (ADDLL); all-digital phase-locked loop (ADPLL); delay-line; digitally controlled oscillator (DCO); flip-flops; sense amplifier; spread-spectrum clock generator (SSCG); LOCKED LOOP; FLIP-FLOP; CLOCK GENERATOR; RANGE; RADIO; DLL;
D O I
10.1109/TVLSI.2011.2181547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The recently proposed NAND-based digitally controlled delay-lines (DCDL) present a glitching problem which may limit their employ in many applications. This paper presents a glitch-free NAND-based DCDL which overcame this limitation by opening the employ of NAND-based DCDLs in a wide range of applications. The proposed NAND-based DCDL maintains the same resolution and minimum delay of previously proposed NAND-based DCDL. The theoretical demonstration of the glitch-free operation of proposed DCDL is also derived in the paper. Following this analysis, three driving circuits for the delay control-bits are also proposed. Proposed DCDLs have been designed in a 90-nm CMOS technology and compared, in this technology, to the state-of-the-art. Simulation results show that novel circuits result in the lowest resolution, with a little worsening of the minimum delay with respect to the previously proposed DCDL with the lowest delay. Simulations also confirm the correctness of developed glitching model and sizing strategy. As example application, proposed DCDL is used to realize an All-digital spread-spectrum clock generator (SSCG). The employ of proposed DCDL in this circuit allows to reduce the peak-to-peak absolute output jitter of more than the 40% with respect to a SSCG using three-state inverter based DCDLs.
引用
收藏
页码:55 / 66
页数:12
相关论文
共 49 条
  • [1] Single Flip-Flop Driving Circuit for Glitch-Free NAND-Based Digitally Controlled Delay-Lines
    De Caro, Davide
    Tessitore, Fabio
    Vai, Gianfranco
    Castellano, Gerardo
    Napoli, Ettore
    Petra, Nicola
    Parrella, Claudio
    Strollo, Antonio G. M.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (04) : 1341 - 1360
  • [2] Single Flip-Flop Driving Circuit for Glitch-Free NAND-Based Digitally Controlled Delay-Lines
    Davide De Caro
    Fabio Tessitore
    Gianfranco Vai
    Gerardo Castellano
    Ettore Napoli
    Nicola Petra
    Claudio Parrella
    Antonio G. M. Strollo
    Circuits, Systems, and Signal Processing, 2017, 36 : 1341 - 1360
  • [3] Single-step glitch-free NAND-based digitally controlled delay lines using dual loops
    Lee, Youngjoo
    Park, In-Cheol
    ELECTRONICS LETTERS, 2014, 50 (13) : 930 - 931
  • [4] Low Power Glitch Free Dual Output Coarse Digitally Controlled Delay Lines
    John, Shaji Mon K.
    Sreenidhi, P. R.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2013,
  • [5] SYNTHESIS OF DELAY-LINES WITH CONTROLLED CHARACTERISTICS
    AVRAMENKO, VL
    ZMIY, BF
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1977, 31-2 (08) : 52 - 55
  • [6] A DIGITIZER BASED ON REFLECTIONS IN DELAY-LINES
    HRISTOFOROU, E
    REILLY, RE
    JOURNAL OF APPLIED PHYSICS, 1991, 70 (08) : 4577 - 4580
  • [7] Efficient Implementations of Delay Elements for Digitally Controlled Delay Lines
    Preethi, D.
    Valarmathi, R. S.
    2019 10TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2019,
  • [8] FORCE SENSORS BASED ON DISTORTION IN DELAY-LINES
    HRISTOFOROU, E
    REILLY, RE
    IEEE TRANSACTIONS ON MAGNETICS, 1992, 28 (04) : 1974 - 1977
  • [9] Noise and jitter in CMOS digitally controlled delay lines
    Figueiredo, Monica J.
    Aguiar, Rui L.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1356 - 1359
  • [10] A UNIFIED APPROACH TO THE DESIGN OF VOLTAGE-CONTROLLED SAW DELAY-LINES
    MESSER, H
    BARNESS, Y
    IEEE TRANSACTIONS ON SONICS AND ULTRASONICS, 1985, 32 (06): : 815 - 820