Single Flip-Flop Driving Circuit for Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:0
|
作者
Davide De Caro
Fabio Tessitore
Gianfranco Vai
Gerardo Castellano
Ettore Napoli
Nicola Petra
Claudio Parrella
Antonio G. M. Strollo
机构
[1] University of Napoli Federico II,Department of Electrical Engineering and Information Technology
[2] STMicroelectronics,undefined
[3] STMicroelectronics,undefined
关键词
Delay line; Digitally controlled delay line; Spread-spectrum clock generator; Digitally controlled oscillator (DCO);
D O I
暂无
中图分类号
学科分类号
摘要
NAND-based digitally controlled delay-lines (DCDLs) are employed in several applications owing to their excellent linearity, good resolution and easy standard cell design. A glitch-free DCDL behavior is often a strict requirement [e.g. spread-spectrum clock generators (SSCG) and digitally controlled oscillators]. Existing glitch-free NAND-based DCDL topologies either require two flip-flops for each DCDL delay-element (DE) or present a very long settling time which limits the maximum working frequency. This paper proposes a novel glitch-free NAND-based DCDL that joins the advantages of previously proposed topologies: uses only a single flip-flop for each DE (reducing area and power) and has relaxed timing requirements (allowing easy integration in applications like SSCG). In the paper, the glitch-free operation of the proposed circuit is firstly demonstrated theoretically and then verified experimentally, with the help of an SSCG built using proposed DCDL and implemented in 28 nm CMOS. Simulation results show that proposed DCDL results in a more that 30 % reduction of the power dissipation and a >20 % reduction in area occupation with respect to double flip-flop DCDL, without any timing constraints penalty.
引用
收藏
页码:1341 / 1360
页数:19
相关论文
共 8 条
  • [1] Single Flip-Flop Driving Circuit for Glitch-Free NAND-Based Digitally Controlled Delay-Lines
    De Caro, Davide
    Tessitore, Fabio
    Vai, Gianfranco
    Castellano, Gerardo
    Napoli, Ettore
    Petra, Nicola
    Parrella, Claudio
    Strollo, Antonio G. M.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (04) : 1341 - 1360
  • [3] Single-step glitch-free NAND-based digitally controlled delay lines using dual loops
    Lee, Youngjoo
    Park, In-Cheol
    ELECTRONICS LETTERS, 2014, 50 (13) : 930 - 931
  • [4] A comparative study of glitch-free true single-phase clocked D flip-flop circuits at low supply voltage
    Lee, H
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 1998, 29 (12) : 1025 - 1031
  • [5] Low Power Glitch Free Dual Output Coarse Digitally Controlled Delay Lines
    John, Shaji Mon K.
    Sreenidhi, P. R.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2013,
  • [6] Single Phase Clock Based Radiation Tolerant D Flip-flop Circuit
    Jain, A.
    Veggetti, A.
    Crippa, D.
    Benfante, A.
    Gerardin, S.
    Bagatin, M.
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [7] Novel Nanowire-Based Flip-Flop Circuit Utilizing Gate-Controlled GaAs Three-Branch Nanowire Junctions
    Shibata, Hiromu
    Shiratori, Yuta
    Kasai, Seiya
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (06)
  • [8] All-optical clocked delay flip-flop using a single terahertz optical asymmetric demultiplexer-based switch: a theoretical study
    Chattopadhyay, Tanay
    APPLIED OPTICS, 2010, 49 (28) : 5226 - 5235