A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications

被引:109
|
作者
Huang, Guan-Ying [1 ]
Chang, Soon-Jyh [1 ]
Liu, Chun-Cheng [1 ]
Lin, Ying-Zu [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Bypass window SAR ADC; incomplete settling tolerance; low power ADC; SAR ADC; successive approximation analog-to-digital converter; ARRAY; CMOS;
D O I
10.1109/JSSC.2012.2217635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) for biomedical applications. To reduce energy consumption, a bypass window technique is used to select switching sequences to skip several conversion steps when the signal is within a predefined small window. The power consumptions of the capacitive digital-to-analog converter (DAC), latch comparator, and digital control circuit of the proposed ADC are lower than those of a conventional SAR ADC. The proposed bypass window tolerates the DAC settling error and comparator voltage offset in the first four phases and suppresses the peak DNL and INL values. A proof-of-concept prototype was fabricated in 0.18-mu m 1P6M CMOS technology. At a 0.6-V supply voltage and a 200-kS/s sampling rate, the ADC achieves a signal-to-noise and distortion ratio of 57.97 dB and consumes 1.04 mu W, resulting in a figure of merit of 8.03 fJ/conversion-step. The ADC core occupies an active area of only 0.082 mm(2).
引用
收藏
页码:2783 / 2795
页数:13
相关论文
共 50 条
  • [31] An Ultra Low Power 10-bit 1KS SAR-ADC for ECG Signal Recording Applications
    Chen, Chen
    Wang, Bo
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [32] A 0.5-V 10-bit Asynchronous SAR ADC with Monotonic Switching for Biomedical Applications
    Rodrigues, Martina C.
    Brum, Joao Lucas J.
    Girardi, Alessandro G.
    Severo, Lucas C.
    de Aguirre, Paulo Cesar C.
    2023 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2023, : 107 - 111
  • [33] A 10-bit 500-KS/s Low Power SAR ADC with Splitting Comparator for Bio-Medical Applications
    Pang, Wen-Yi
    Wang, Chao-Shiun
    Chang, You-Kuang
    Chou, Nai-Kuan
    Wang, Chorng-Kuang
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 149 - 152
  • [34] Design of a Rail-to-Rail 460 kS/s 10-bit SAR ADC for Capacitive Sensor Interface
    Wang, Shenjie
    Dehollain, Catherine
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 453 - 456
  • [35] A 10-BIT 0.5 V 100 kS/s SAR ADC WITH A NEW RAIL-TO-RAIL COMPARATOR FOR ENERGY LIMITED APPLICATIONS
    Inanlou, Reza
    Yavari, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (02)
  • [36] A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC
    Kuo, Hsuan-Lun
    Lu, Chih-Wen
    Lin, Shuw-Guann
    Chang, Da-Chiang
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [37] A 0.975 μW 10-bit 100kS/s SAR ADC with an energy-efficient and area-efficient switching scheme
    Hu, Yunfeng
    Xiong, Chao
    Li, Bin
    MODERN PHYSICS LETTERS B, 2017, 31 (19-21):
  • [38] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108
  • [39] Design of a 0.2V 2.08nW 10-bit 1kS/s High Energy Efficiency SAR ADC with Dummy Capacitor Splitting Technique for Biomedical Applications
    Mehrabi Moghadam, Zahra
    Salehi, Mohammad Reza
    Abiri, Ebrahim
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2024, 49 (12) : 17047 - 17061
  • [40] A 10-Bit CMOS SAR ADC for Low-Power Sensor Applications
    Guo, An-Qiang
    Sun, Quan
    Qi, Min
    Qiao, Dong-Hai
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1008 - 1010