A 1-μW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications

被引:109
|
作者
Huang, Guan-Ying [1 ]
Chang, Soon-Jyh [1 ]
Liu, Chun-Cheng [1 ]
Lin, Ying-Zu [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Bypass window SAR ADC; incomplete settling tolerance; low power ADC; SAR ADC; successive approximation analog-to-digital converter; ARRAY; CMOS;
D O I
10.1109/JSSC.2012.2217635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) for biomedical applications. To reduce energy consumption, a bypass window technique is used to select switching sequences to skip several conversion steps when the signal is within a predefined small window. The power consumptions of the capacitive digital-to-analog converter (DAC), latch comparator, and digital control circuit of the proposed ADC are lower than those of a conventional SAR ADC. The proposed bypass window tolerates the DAC settling error and comparator voltage offset in the first four phases and suppresses the peak DNL and INL values. A proof-of-concept prototype was fabricated in 0.18-mu m 1P6M CMOS technology. At a 0.6-V supply voltage and a 200-kS/s sampling rate, the ADC achieves a signal-to-noise and distortion ratio of 57.97 dB and consumes 1.04 mu W, resulting in a figure of merit of 8.03 fJ/conversion-step. The ADC core occupies an active area of only 0.082 mm(2).
引用
收藏
页码:2783 / 2795
页数:13
相关论文
共 50 条
  • [21] A single-ended 10-bit 200 kS/s 607 μ W SAR ADC with an auto-zeroing offset cancellation technique
    顾蔚如
    吴奕旻
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, 36 (10) : 125 - 131
  • [22] A Low Energy Consumption 10-Bit 100kS/s SAR ADC with Timing Control Adaptive Window
    Kung, Chih-Yuan
    Huang, Chun-Po
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [23] A low power 12-bit 200-kS/s SAR ADC with a differential time domain comparator
    杨思宇
    张辉
    付文汇
    易婷
    洪志良
    半导体学报, 2011, 32 (03) : 88 - 93
  • [24] A low power 12-bit 200-kS/ s SAR ADC with a differential time domain comparator
    Yang Siyu
    Zhang Hui
    Fu Wenhui
    Yi Ting
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [25] A 0.6-V 10-bit 200-kS/s SAR ADC With Higher Side-Reset-and-Set Switching Scheme and Hybrid CAP-MOS DAC
    Zhang, Hongshuai
    Zhang, Hong
    Sun, Quan
    Li, Jijun
    Liu, Xipeng
    Zhang, Ruizhi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3639 - 3650
  • [26] A single-ended 10-bit 200 kS/s 607 mu W SAR ADC with an auto-zeroing offset cancellation technique
    Gu, Weiru
    Wu, Yimin
    Ye, Fan
    Ren, Junyan
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (10)
  • [27] A 2.4 GS/s 10-Bit Time-Interleaved SAR ADC with a Bypass Window and Opportunistic Offset Calibration
    Fan, Qingjun
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 301 - 304
  • [28] A 12-bit 100kS/s SAR ADC for biomedical applications
    Rho, Sung-Chan
    Lim, Shin-Il
    International Journal of u- and e- Service, Science and Technology, 2016, 9 (08) : 17 - 22
  • [29] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [30] Design of a low-power 10-Bit 250-kS/s SAR ADC for neural recording applications
    Nguyen T.N.
    Cha H.-K.
    IEIE Transactions on Smart Processing and Computing, 2021, 10 (01): : 67 - 73