Thermo-Mechanical and Electrical Characterization of Through-Silicon Vias with a Vapor Deposited Polyimide Dielectric Liner

被引:0
|
作者
Sapp, Brian [1 ]
Quon, Roger [1 ]
O'Connell, Christopher [2 ]
Geer, Robert [2 ]
Maekawa, Kaoru [3 ]
Sugita, Kippei [4 ]
Hashimoto, Hiroyuki [4 ]
Gracias, Alison [2 ]
Ali, Iqbal [1 ]
机构
[1] SEMATECH, 257 Fuller Rd, Albany, NY 12203 USA
[2] Univ Albany, Coll Nanoscale Sci & Engn CNSE, Albany, NY 12203 USA
[3] TEL Technol Ctr, Amer, LLC, 255 Fuller Rd,Suite 244, Albany, NY 12203 USA
[4] Tokyo Elect Yamanashi Ltd, Hosaka cho, Yamanashi 4070192, Japan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A study using a vapor deposited polyimide (VDP) dielectric liner to electrically isolate through-silicon vias (TSVs) has demonstrated electrical and thermo-mechanical performance superior to sub-atmospheric chemically vapor deposited (SACVD) tetraethyl orthosilicate (TEOS) liner in 5 mu m x 50 mu m TSVs. The VDP liner is continuous and highly conformal, with a worst-case coverage of 85% relative to the target deposition thickness. Moreover, the material integrates through TSV metallization, anneal, and polish. Electrically, VDP provides lower inter-via capacitance than the more conventional SACVD TEOS liner. Mechanically, blanket film stress of VDP measured as a function of temperature shows no hysteresis up to 400 degrees C and a stress delta during cycling of only 45 MPa. The delta is an order of magnitude lower than SACVD TEOS. The thermo-mechanical behavior of VDP also results in a lower residual stress in the silicon area surrounding the structure, which enables a smaller keep-away zone for TSVs and effectively increases the density of transistors in silicon for 3D integrated systems.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] Observations of Copper (Cu) Transport in Through-Silicon Vias (TSV) Structure by Electrical Characterization for its Reliability Evaluation
    Chan, Jiawei Marvin
    Tan, Chuan Seng
    Lee, Kheng Chooi
    Cheng, Xu
    Kanert, Werner
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [42] Highly conformal polyimide liner deposition in high-aspect-ratio through silicon vias
    Ding, Yingtao
    Yan, Yangyang
    Xiong, Miao
    Wang, Shiwei
    Chen, Qianwen
    Chen, Zhiming
    MICRO & NANO LETTERS, 2016, 11 (05) : 253 - 255
  • [43] Modeling and Characterization of Differential Multibit Carbon-Nanotube Through-Silicon Vias
    Hu, Qing-Hao
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Gaofeng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (03): : 534 - 537
  • [44] 3-D Wafer-Level Packaging Die Stacking Using Spin-on-Dielectric Polymer Liner Through-Silicon Vias
    Civale, Yann
    Tezcan, Deniz Sabuncuoglu
    Philipsen, Harold G. G.
    Duval, Fabrice F. C.
    Jaenen, Patrick
    Travaly, Youssef
    Soussan, Philippe
    Swinnen, Bart
    Beyne, Eric
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (06): : 833 - 840
  • [45] Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits
    Sung-Hwan Hwang
    Byoung-Joon Kim
    Ho-Young Lee
    Young-Chang Joo
    Journal of Electronic Materials, 2012, 41 : 232 - 240
  • [46] Thermo-Mechanical and Electrical Characterization of Epoxy/Nanoclay Composites
    Guastavino, F.
    Coletti, G.
    Dardano, A.
    Fina, A.
    Thelakkadan, A. S.
    2010 ANNUAL REPORT CONFERENCE ON ELECTRICAL INSULATION AND DIELECTIC PHENOMENA, 2010,
  • [47] Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits
    Hwang, Sung-Hwan
    Kim, Byoung-Joon
    Lee, Ho-Young
    Joo, Young-Chang
    JOURNAL OF ELECTRONIC MATERIALS, 2012, 41 (02) : 232 - 240
  • [48] Electrical Modeling and Analysis of Cu-CNT Heterogeneous Coaxial Through-Silicon Vias
    Lu, Qijun
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    Li, Yuejin
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (04) : 695 - 702
  • [49] On the thermal stability of physically-vapor-deposited diffusion barriers in 3D Through-Silicon Vias during IC processing
    Civale, Yann
    Croes, Kristof
    Miyamori, Yuichi
    Velenis, Dimitrios
    Redolfi, Augusto
    Thangaraju, Sarasvathi
    Van Ammel, Annemie
    Cherman, Vladimir
    Van der Plas, Geert
    Cockburn, Andrew
    Gravey, Virginie
    Kumar, Nirajan
    Cao, Zhitao
    Travaly, Youssef
    Tokei, Zsolt
    Beyne, Eric
    Swinnen, Bart
    MICROELECTRONIC ENGINEERING, 2013, 106 : 155 - 159
  • [50] Fabrication and Characterization of Novel Photodefined Polymer-Enhanced Through-Silicon Vias for Silicon Interposers
    Thadesar, Paragkumar A.
    Bakir, Muhannad S.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1970 - 1974