Thermo-Mechanical and Electrical Characterization of Through-Silicon Vias with a Vapor Deposited Polyimide Dielectric Liner

被引:0
|
作者
Sapp, Brian [1 ]
Quon, Roger [1 ]
O'Connell, Christopher [2 ]
Geer, Robert [2 ]
Maekawa, Kaoru [3 ]
Sugita, Kippei [4 ]
Hashimoto, Hiroyuki [4 ]
Gracias, Alison [2 ]
Ali, Iqbal [1 ]
机构
[1] SEMATECH, 257 Fuller Rd, Albany, NY 12203 USA
[2] Univ Albany, Coll Nanoscale Sci & Engn CNSE, Albany, NY 12203 USA
[3] TEL Technol Ctr, Amer, LLC, 255 Fuller Rd,Suite 244, Albany, NY 12203 USA
[4] Tokyo Elect Yamanashi Ltd, Hosaka cho, Yamanashi 4070192, Japan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A study using a vapor deposited polyimide (VDP) dielectric liner to electrically isolate through-silicon vias (TSVs) has demonstrated electrical and thermo-mechanical performance superior to sub-atmospheric chemically vapor deposited (SACVD) tetraethyl orthosilicate (TEOS) liner in 5 mu m x 50 mu m TSVs. The VDP liner is continuous and highly conformal, with a worst-case coverage of 85% relative to the target deposition thickness. Moreover, the material integrates through TSV metallization, anneal, and polish. Electrically, VDP provides lower inter-via capacitance than the more conventional SACVD TEOS liner. Mechanically, blanket film stress of VDP measured as a function of temperature shows no hysteresis up to 400 degrees C and a stress delta during cycling of only 45 MPa. The delta is an order of magnitude lower than SACVD TEOS. The thermo-mechanical behavior of VDP also results in a lower residual stress in the silicon area surrounding the structure, which enables a smaller keep-away zone for TSVs and effectively increases the density of transistors in silicon for 3D integrated systems.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Fabrication and characterization of robust through-silicon vias for silicon-carrier applications
    Andry, P. S.
    Tsang, C. K.
    Webb, B. C.
    Sprogis, E. J.
    Wright, S. L.
    Dang, B.
    Manzer, D. G.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 571 - 581
  • [32] Dimension and liner dependent thermomechanical strain characterization of through-silicon vias using synchrotron x-ray diffraction
    Liu, Xi
    Thadesar, Paragkumar A.
    Taylor, Christine L.
    Kunz, Martin
    Tamura, Nobumichi
    Bakir, Muhannad S.
    Sitaraman, Suresh K.
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (06)
  • [33] Characterization of through-silicon vias using laser terahertz emission microscopy
    Kristof J. P. Jacobs
    Hironaru Murakami
    Fumikazu Murakami
    Kazunori Serita
    Eric Beyne
    Masayoshi Tonouchi
    Nature Electronics, 2021, 4 : 202 - 207
  • [34] Characterization of through-silicon vias using laser terahertz emission microscopy
    Jacobs, Kristof J. P.
    Murakami, Hironaru
    Murakami, Fumikazu
    Serita, Kazunori
    Beyne, Eric
    Tonouchi, Masayoshi
    NATURE ELECTRONICS, 2021, 4 (03) : 202 - 207
  • [35] Characterization of superconducting through-silicon vias as capacitive elements in quantum circuits
    Hazard, T. M.
    Woods, W.
    Rosenberg, D.
    Das, R.
    Hirjibehedin, C. F.
    Kim, D. K.
    Knecht, J. M.
    Mallek, J.
    Melville, A.
    Niedzielski, B. M.
    Serniak, K.
    Sliwa, K. M.
    Yost, D. R. W.
    Yoder, J. L.
    Oliver, W. D.
    Schwartz, M. E.
    APPLIED PHYSICS LETTERS, 2023, 123 (15)
  • [36] Three-Dimensional Simulation for the Reliability and Electrical Performance of Through-Silicon Vias
    Filipovic, L.
    Rudolf, F.
    Baer, E.
    Evanschitzky, P.
    Lorenz, J.
    Roger, F.
    Singulani, A.
    Minixhofer, R.
    Selberherr, S.
    2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2014, : 341 - 344
  • [37] Thermal and Electrical Reliability Tests of Air-Gap Through-Silicon Vias
    Huang, Cui
    Liu, Ran
    Wang, Zheyao
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (01) : 90 - 100
  • [38] THERMO-MECHANICAL RELIABILITY OF THROUGH SILICON VIAS (TSVS) AND SOLDER INTERCONNECTS IN 3-DIMENSIONAL INTEGRATED CIRCUITS
    Ladani, Leila J.
    Rodriguez, Omar
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 27 - 32
  • [39] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Shiwei Wang
    Yangyang Yan
    Zhiqiang Cheng
    Zhiming Chen
    Yingtao Ding
    Microsystem Technologies, 2017, 23 : 3757 - 3764
  • [40] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Wang, Shiwei
    Yan, Yangyang
    Cheng, Zhiqiang
    Chen, Zhiming
    Ding, Yingtao
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (08): : 3757 - 3764