Thermo-Mechanical and Electrical Characterization of Through-Silicon Vias with a Vapor Deposited Polyimide Dielectric Liner

被引:0
|
作者
Sapp, Brian [1 ]
Quon, Roger [1 ]
O'Connell, Christopher [2 ]
Geer, Robert [2 ]
Maekawa, Kaoru [3 ]
Sugita, Kippei [4 ]
Hashimoto, Hiroyuki [4 ]
Gracias, Alison [2 ]
Ali, Iqbal [1 ]
机构
[1] SEMATECH, 257 Fuller Rd, Albany, NY 12203 USA
[2] Univ Albany, Coll Nanoscale Sci & Engn CNSE, Albany, NY 12203 USA
[3] TEL Technol Ctr, Amer, LLC, 255 Fuller Rd,Suite 244, Albany, NY 12203 USA
[4] Tokyo Elect Yamanashi Ltd, Hosaka cho, Yamanashi 4070192, Japan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A study using a vapor deposited polyimide (VDP) dielectric liner to electrically isolate through-silicon vias (TSVs) has demonstrated electrical and thermo-mechanical performance superior to sub-atmospheric chemically vapor deposited (SACVD) tetraethyl orthosilicate (TEOS) liner in 5 mu m x 50 mu m TSVs. The VDP liner is continuous and highly conformal, with a worst-case coverage of 85% relative to the target deposition thickness. Moreover, the material integrates through TSV metallization, anneal, and polish. Electrically, VDP provides lower inter-via capacitance than the more conventional SACVD TEOS liner. Mechanically, blanket film stress of VDP measured as a function of temperature shows no hysteresis up to 400 degrees C and a stress delta during cycling of only 45 MPa. The delta is an order of magnitude lower than SACVD TEOS. The thermo-mechanical behavior of VDP also results in a lower residual stress in the silicon area surrounding the structure, which enables a smaller keep-away zone for TSVs and effectively increases the density of transistors in silicon for 3D integrated systems.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] Copper-Filled Through-Silicon Vias With Parylene-HT Liner
    Tung Thanh Bui
    Watanabe, Naoya
    Cheng, Xiaojin
    Kato, Fumiki
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (04): : 510 - 517
  • [22] Fabrication and electrical characterization of high aspect ratio poly-silicon filled through-silicon vias
    Dixit, Pradeep
    Vehmas, Tapani
    Vahanen, Sami
    Monnoyer, Philippe
    Henttinen, Kimmo
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2012, 22 (05)
  • [23] Thermo-Mechanical Characterization of Single-Walled Carbon Nanotube (SWCNT)-Based Through-Silicon via (TSV) in (100) Silicon
    Yin, Xiangkun
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2015, 7 (06) : 481 - 485
  • [24] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [25] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [26] Fabrication, electrical characterization and reliability study of partially electroplated tapered copper through-silicon vias
    Dixit, Pradeep
    Viljanen, Heikki
    Salonen, Jaakko
    Suni, Tommi
    Molarius, Jyrki
    Monnoyer, Philippe
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 190 - 193
  • [27] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [28] Electrical Modeling and Analysis of Polymer-Cavity Through-Silicon Vias
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Lu, Qijun
    Yin, Xiangkun
    Liu, Yang
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [29] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [30] Mechanical Reliability Testing of Air-Gap Through-Silicon Vias
    Huang, Cui
    Wu, Ke
    Wang, Zheyao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (05): : 712 - 721