Fault-tolerant programmable logic array for nanoelectronics

被引:6
|
作者
Flak, Jacek [1 ]
Laiho, Mika [2 ]
机构
[1] VTT, VTT Tech Res Ctr Finland, FIN-02044 Espoo, Finland
[2] Univ Turku, Microelect Lab, FIN-20520 Turku, Finland
基金
芬兰科学院;
关键词
nanoelectronics; programmable logic array; fault tolerance; hybrid circuits; single-electron devices; ARCHITECTURE; CIRCUITS; DEVICES; DESIGN;
D O I
10.1002/cta.1795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture for a nanoelectronic logic system in which a regular array of logic gates with programmable interconnections is accompanied by a data transmitter and receiver as well as program registers and a controller. Binary programmable interconnections assure system versatility by providing the means of computing different logic operations. They also allow setting the redundancy level via the number of columns clustered to compute a certain function. A system operation is explained and visualized with a number of examples. The embedded scheme of fault tolerance can effectively mitigate permanent, as well as transient, faults. Some implementation and performance aspects are approached through simulations of single-electron tunneling structures. However, the proposed architectural concept is generic and can be applied to systems implemented with alternative nanotechnologies. Copyright (c) 2012 John Wiley & Sons, Ltd.
引用
收藏
页码:1233 / 1247
页数:15
相关论文
共 50 条
  • [1] Toward hardware redundant, fault-tolerant logic for nanoelectronics
    Han, J
    Gao, JB
    Jonker, P
    Qi, Y
    Fortes, JAB
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (04): : 328 - 339
  • [2] Realistic yield-evaluation of fault-tolerant programmable logic arrays
    Battaglini, Gianluca
    Ciciani, Bruno
    IEEE Transactions on Reliability, 1998, 47 (3 pt 1): : 212 - 224
  • [3] Realistic yield-evaluation of fault-tolerant programmable logic arrays
    Battaglini, G
    Ciciani, B
    IEEE TRANSACTIONS ON RELIABILITY, 1998, 47 (03) : 212 - 224
  • [4] Reversible fault-tolerant logic
    Boykin, PO
    Roychowdhury, VP
    2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 444 - 453
  • [5] Reversible fault-tolerant logic
    Boykin, P.O. (boykin@ece.ufl.edu), IEEE Comput. Soc. Tech. Commit. on Fault-Tolerant Comput.; IFIP WG 10.4 on Dependable Comput. and Fault Tolerance; IEICE Tech. Group on Dependable Comput. (Institute of Electrical and Electronics Engineers Computer Society):
  • [6] Asymptotically fault-tolerant programmable photonics
    Ryan Hamerly
    Saumil Bandyopadhyay
    Dirk Englund
    Nature Communications, 13
  • [7] A fault-tolerant default logic
    Lin, Zhangang
    Ma, Yue
    Lin, Zuoquan
    LOGICS IN ARTIFICIAL INTELLIGENCE, PROCEEDINGS, 2006, 4160 : 253 - 265
  • [8] Asymptotically fault-tolerant programmable photonics
    Hamerly, Ryan
    Bandyopadhyay, Saumil
    Englund, Dirk
    NATURE COMMUNICATIONS, 2022, 13 (01)
  • [9] A residual basis search algorithm of fault-tolerant programmable logic integrated circuits
    Tyurin S.F.
    Gromov O.A.
    Russian Electrical Engineering, 1600, Allerton Press Incorporation (84): : 647 - 651
  • [10] Modeling of Transient Faults and Fault-Tolerant Design in Nanoelectronics
    Ban, Tian
    Wang, Jianxin
    An, Ting
    Naviner, Lirida
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 545 - 548