Fault-tolerant programmable logic array for nanoelectronics

被引:6
|
作者
Flak, Jacek [1 ]
Laiho, Mika [2 ]
机构
[1] VTT, VTT Tech Res Ctr Finland, FIN-02044 Espoo, Finland
[2] Univ Turku, Microelect Lab, FIN-20520 Turku, Finland
基金
芬兰科学院;
关键词
nanoelectronics; programmable logic array; fault tolerance; hybrid circuits; single-electron devices; ARCHITECTURE; CIRCUITS; DEVICES; DESIGN;
D O I
10.1002/cta.1795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architecture for a nanoelectronic logic system in which a regular array of logic gates with programmable interconnections is accompanied by a data transmitter and receiver as well as program registers and a controller. Binary programmable interconnections assure system versatility by providing the means of computing different logic operations. They also allow setting the redundancy level via the number of columns clustered to compute a certain function. A system operation is explained and visualized with a number of examples. The embedded scheme of fault tolerance can effectively mitigate permanent, as well as transient, faults. Some implementation and performance aspects are approached through simulations of single-electron tunneling structures. However, the proposed architectural concept is generic and can be applied to systems implemented with alternative nanotechnologies. Copyright (c) 2012 John Wiley & Sons, Ltd.
引用
收藏
页码:1233 / 1247
页数:15
相关论文
共 50 条
  • [21] FAULT-TOLERANT HEXAGONAL ARITHMETIC ARRAY PROCESSORS
    PIURI, V
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 629 - 636
  • [22] Fault tolerant approaches to nanoelectronic programmable logic arrays
    Rao, Wenjing
    Orailoglu, Alex
    Karri, Ramesh
    37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, : 216 - +
  • [23] FAULT-TOLERANT VLSI PROCESSOR ARRAY FOR THE SVD
    CAVALLARO, JR
    NEAR, CD
    UYAR, MU
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 176 - 180
  • [24] Fault-Tolerant Control of Programmable Logic Controller-Based Production Systems With Deep Reinforcement Learning
    Zinn, Jonas
    Vogel-Heuser, Birgit
    Gruber, Marius
    JOURNAL OF MECHANICAL DESIGN, 2021, 143 (07)
  • [25] Constraint logic programming for fault-tolerant distributed systems
    Creemers, T
    Riera, J
    Tourouta, EN
    JOURNAL OF COMPUTER AND SYSTEMS SCIENCES INTERNATIONAL, 1998, 37 (05) : 689 - 698
  • [26] Constraint logic programming for fault-tolerant distributed systems
    Creemers, T.
    Riera, J.
    Tourouta, E.N.
    Izvestiya Akademii Nauk. Teoriya i Sistemy Upravleniya, 1998, 37 (05):
  • [27] Practical Metrics for Evaluation of Fault-Tolerant Logic Design
    Stempkovskiy, Alexander
    Telpukhov, Dmitry
    Solovyev, Roman
    Balaka, Ekaterina
    Naviner, Lirida
    PROCEEDINGS OF THE 2017 IEEE RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2017 ELCONRUS), 2017, : 569 - 573
  • [28] An LDPC Decoding Method for Fault-Tolerant Digital Logic
    Tang, Yangyang
    Winstead, Chris
    Boutillon, Emmanuel
    Jego, Christophe
    Jezequel, Michel
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [29] Artificial olfactory system with fault-tolerant sensor array
    Lotfivand, Nasser
    Abdolzadeh, Vida
    Hamidon, Mohd Nizar
    ISA TRANSACTIONS, 2016, 63 : 425 - 435
  • [30] FAULT-TOLERANT DESIGN METHODOLOGY FOR SYSTOLIC ARRAY ARCHITECTURES
    ESONU, MO
    ALKHALILI, AJ
    HARIRI, S
    ALKHALILI, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (01): : 17 - 28