Reversible fault-tolerant logic

被引:10
|
作者
Boykin, PO [1 ]
Roychowdhury, VP [1 ]
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
D O I
10.1109/DSN.2005.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is now widely accepted that the CMOS technology implementing irreversible logic will hit a scaling limit beyond 2016, and that the increased power dissipation is a major limiting factor. Reversible computing can potentially require arbitrarily small amounts of energy. Recently several nano-scale devices which have the potential to scale, and which naturally perform reversible logic, have emerged. This paper addresses several fundamental issues that need to be addressed before any nano-scale reversible computing systems can be realized, including reliability and performance trade-offs and architecture optimizatiom Many nano-scale devices will be limited to only near neighbor interactions, requiring careful optimization. of circuits. We. provide efficient fault-tolerant (FT) circuits when restricted to both 2D and 1D. Finally, we compute bounds on the entropy (and hence, heat) generated by our FT circuits and provide quantitative estimates on how large can we make our circuits before we lose any advantage over irreversible computing.
引用
收藏
页码:444 / 453
页数:10
相关论文
共 50 条
  • [1] Reversible fault-tolerant logic
    Boykin, P.O. (boykin@ece.ufl.edu), IEEE Comput. Soc. Tech. Commit. on Fault-Tolerant Comput.; IFIP WG 10.4 on Dependable Comput. and Fault Tolerance; IEICE Tech. Group on Dependable Comput. (Institute of Electrical and Electronics Engineers Computer Society):
  • [2] Design of integrated reversible fault-tolerant arithmetic and logic unit
    Kamaraj, A.
    Marichamy, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 69 : 16 - 23
  • [3] Fault-tolerant reversible circuits
    Parhami, Behrooz
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1726 - 1729
  • [4] Novel low-cost and fault-tolerant reversible logic adders
    Valinataj, Mojtaba
    Mirshekar, Mahboobeh
    Jazayeri, Hamid
    COMPUTERS & ELECTRICAL ENGINEERING, 2016, 53 : 56 - 72
  • [5] A fault-tolerant default logic
    Lin, Zhangang
    Ma, Yue
    Lin, Zuoquan
    LOGICS IN ARTIFICIAL INTELLIGENCE, PROCEEDINGS, 2006, 4160 : 253 - 265
  • [6] A Novel Design Reversible logic based Configurable Fault-Tolerant Embryonic Hardware
    Khalil, Kasem
    Dey, Bappaditya
    Sherazi, Yasser
    Kumar, Ashok
    Bayoumi, Magdy
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [7] Fault-tolerant reversible logic gate-based RO-PUF design
    Karmakar, Mridula
    Naz, Syed Farah
    Shah, Ambika Prasad
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [8] ADAPTIVE UNIVERSAL FAULT-TOLERANT LOGIC NETWORKS
    IOSUPOVICZ, A
    IEEE TRANSACTIONS ON COMPUTERS, 1975, 24 (10) : 1043 - 1048
  • [9] Fault-Tolerant Architecture for Nanoelectronic Digital Logic
    Flak, Jacek
    Laiho, Mika
    Paasio, Ari
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 545 - 548
  • [10] Fault-tolerant programmable logic array for nanoelectronics
    Flak, Jacek
    Laiho, Mika
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (12) : 1233 - 1247