Reversible fault-tolerant logic

被引:10
|
作者
Boykin, PO [1 ]
Roychowdhury, VP [1 ]
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
D O I
10.1109/DSN.2005.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is now widely accepted that the CMOS technology implementing irreversible logic will hit a scaling limit beyond 2016, and that the increased power dissipation is a major limiting factor. Reversible computing can potentially require arbitrarily small amounts of energy. Recently several nano-scale devices which have the potential to scale, and which naturally perform reversible logic, have emerged. This paper addresses several fundamental issues that need to be addressed before any nano-scale reversible computing systems can be realized, including reliability and performance trade-offs and architecture optimizatiom Many nano-scale devices will be limited to only near neighbor interactions, requiring careful optimization. of circuits. We. provide efficient fault-tolerant (FT) circuits when restricted to both 2D and 1D. Finally, we compute bounds on the entropy (and hence, heat) generated by our FT circuits and provide quantitative estimates on how large can we make our circuits before we lose any advantage over irreversible computing.
引用
收藏
页码:444 / 453
页数:10
相关论文
共 50 条
  • [31] Fault-tolerant logic gates using neuromorphic CMOS circuits
    Joye, Neil
    Schmid, Alexandre
    Leblebici, Yusuf
    Asai, Tetsuya
    Amemiya, Yoshihito
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 249 - +
  • [32] C-element multiplexing for fault-tolerant logic circuits
    Winstead, C.
    ELECTRONICS LETTERS, 2009, 45 (19) : 969 - 970
  • [33] The Research into Fault-Tolerant Design Usign Pass Transistor Logic
    Kamenskih, Anton N.
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 94 - 97
  • [34] TEMPORAL LOGIC APPLIED TO RELIABILITY MODELING OF FAULT-TOLERANT SYSTEMS
    HEIDTMANN, KD
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 571 : 271 - 289
  • [35] FAULT-TOLERANT COMPUTERS USING DOTTED LOGIC REDUNDANCY TECHNIQUES
    FREEMAN, HA
    METZE, G
    IEEE TRANSACTIONS ON COMPUTERS, 1972, C 21 (08) : 867 - &
  • [36] Design of Fault Tolerant Reversible Arithmetic Logic Unit in QCA
    Sen, Bibhash
    Dutta, Manojit
    Banik, Debajyoty
    Singh, Dipak K.
    Sikdar, Biplab K.
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 241 - 245
  • [37] Parity Preserving Logic based Fault Tolerant Reversible ALU
    Rakshith, T. R.
    Saligram, Rakshith
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 485 - 490
  • [38] FAIL-MPI: How fault-tolerant is fault-tolerant MPI?
    Hoarau, William
    Lemarinier, Pierre
    Herault, Thomas
    Rodriguez, Eric
    Tixeuil, Sebastien
    Cappello, Franck
    2006 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING, VOLS 1 AND 2, 2006, : 133 - +
  • [39] Fault-tolerant converter and fault-tolerant methods for switched reluctance generators
    Guoqiang Han
    Wanli Liu
    Zhe Lu
    Menglin Wu
    Hang Lin
    Journal of Power Electronics, 2022, 22 : 1723 - 1734
  • [40] Fault-tolerant converter and fault-tolerant methods for switched reluctance generators
    Han, Guoqiang
    Liu, Wanli
    Lu, Zhe
    Wu, Menglin
    Lin, Hang
    JOURNAL OF POWER ELECTRONICS, 2022, 22 (10) : 1723 - 1734