Increasing the Fault Coverage of a Truncated Test Set

被引:0
|
作者
Pomeranz, Irith [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
Gate-exhaustive faults; test compaction; test generation; stuck-at faults;
D O I
10.1145/3508459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Defect-aware, cell-aware, and gate-exhaustive faults are described by input patterns of subcircuits or cells that are expected to activate defects. Even with single-cycle faults, an n-input subcircuit can have up to 2n faults with unique fault detection conditions, resulting in a large test set. Such a test set may have to be truncated to fit in the tester memory or satisfy constraints on test application time. In this case, a loss of fault coverage is inevitable. This article considers the test set denoted by T-1 obtained after truncating a larger test set denoted by T-0. Suppose that the truncation reduces the set of detected faults from the set denoted by D-0 to the set denoted by D-1. The procedure described in this article modifies the tests in T-1 to gain the detection of faults from D-0\D-1, even at the cost of losing the detection of faults from D-1. The goal is to reduce the fault coverage loss by computing a test set denoted by T-2 that detects a set of faults denoted by D-2 such that |T-2| = |T-1 | and |D-2 | > |D-1 |. Experimental results for benchmark circuits demonstrate the ability of the procedure to increase the coverage of gate-exhaustive faults over several iterations.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Increasing system test coverage in production automation systems
    Ulewicz, Sebastian
    Vogel-Heuser, Birgit
    CONTROL ENGINEERING PRACTICE, 2018, 73 : 171 - 185
  • [22] DVGen: Increasing coverage by automatically combining test specifications
    Rich, Kevin D.
    Shaw, Robert
    Govindaraju, Shankar G.
    Dobrikin, David
    HLDVT'06: ELEVENTH ANNUAL IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2006, : 3 - +
  • [23] Transforming an n-Detection Test Set into a Test Set for a Variety of Fault Models
    Pomeranz, Irith
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 474 - 478
  • [24] GENERATING SINGLE-STUCK-FAULT COVERAGE FROM A COLLAPSED-FAULT SET
    HEAP, MA
    ROGERS, WA
    COMPUTER, 1989, 22 (04) : 51 - 57
  • [25] Test Vector Omission for Fault Coverage Improvement of Functional Test Sequences
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (11) : 3317 - 3321
  • [26] PCS coverage test set speeds system mapping
    Buren, N
    Hong, J
    MICROWAVES & RF, 1997, 36 (04) : 120 - &
  • [27] USING TEST SYNTHESIS TO ACHIEVE HIGH FAULT COVERAGE
    不详
    COMPUTER DESIGN, 1994, 33 (11): : A24 - A27
  • [28] TOWARDS AN OPTIMAL FAULT COVERAGE PER TEST.
    Hong, S.J.
    Snyders, W.
    Rice, R.
    IAHS-AISH Publication (International Association of Hydrological Sciences-Association Internationale des Sciences Hydrologiques), 1978, : 208 - 212
  • [29] Using fault injection to increase software test coverage
    Bieman, JM
    Dreilinger, D
    Lin, LJ
    SEVENTH INTERNATIONAL SYMPOSIUM ON SOFTWARE RELIABILITY ENGINEERING, PROCEEDINGS, 1996, : 166 - 174
  • [30] Horizontal diversity in test generation for high fault coverage
    Alamgir, Arbab
    Bin A'Ain, Abu Khari
    Paraman, Norlina
    Sheikh, Usman Ullah
    Grout, Ian
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (06) : 3258 - 3273