Increasing the Fault Coverage of a Truncated Test Set

被引:0
|
作者
Pomeranz, Irith [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
Gate-exhaustive faults; test compaction; test generation; stuck-at faults;
D O I
10.1145/3508459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Defect-aware, cell-aware, and gate-exhaustive faults are described by input patterns of subcircuits or cells that are expected to activate defects. Even with single-cycle faults, an n-input subcircuit can have up to 2n faults with unique fault detection conditions, resulting in a large test set. Such a test set may have to be truncated to fit in the tester memory or satisfy constraints on test application time. In this case, a loss of fault coverage is inevitable. This article considers the test set denoted by T-1 obtained after truncating a larger test set denoted by T-0. Suppose that the truncation reduces the set of detected faults from the set denoted by D-0 to the set denoted by D-1. The procedure described in this article modifies the tests in T-1 to gain the detection of faults from D-0\D-1, even at the cost of losing the detection of faults from D-1. The goal is to reduce the fault coverage loss by computing a test set denoted by T-2 that detects a set of faults denoted by D-2 such that |T-2| = |T-1 | and |D-2 | > |D-1 |. Experimental results for benchmark circuits demonstrate the ability of the procedure to increase the coverage of gate-exhaustive faults over several iterations.
引用
收藏
页数:16
相关论文
共 50 条
  • [41] Improving Diagnosis Resolution of a Fault Detection Test Set
    Riefert, Andreas
    Sauer, Matthias
    Reddy, Sudhakar
    Becker, Bernd
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [42] FAULT COVERAGE AND TEST LENGTH ESTIMATION FOR RANDOM PATTERN TESTING
    MAJUMDAR, A
    VRUDHULA, SBK
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (02) : 234 - 247
  • [43] Test pattern length required to reach the desired fault coverage
    Hirase, J
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 508 - 508
  • [44] Test vector chains for increased targeted and untargeted fault coverage
    Pomeranz, Irith
    Reddy, Sudhakar M.
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 629 - +
  • [45] VECTORLESS TEST BOOSTS FAULT COVERAGE AND CUTS CYCLE TIME
    PYNN, CT
    EE-EVALUATION ENGINEERING, 1995, 34 (08): : 37 - 41
  • [46] Automatic test pattern generation for improving the fault coverage of microprocessors
    Hirase, Junichi
    Yoshimura, Shinichi
    Sezaki, Tomohisa
    Proceedings of the Asian Test Symposium, 1999, : 13 - 19
  • [47] MIXED LEVEL TEST-GENERATION FOR HIGH FAULT COVERAGE
    HUBNER, U
    HINSEN, H
    HOFEBAUER, M
    VIERHAUS, HT
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 32 (1-5): : 791 - 796
  • [48] Effects of optimization on length and fault coverage of protocol test sequences
    Chung, A
    Motteler, H
    Sidhu, D
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2000, : 311 - 318
  • [49] INTERMITTENT FAULT COVERAGE DURING TEST OF ELECTRONIC COMPONENTS AND SYSTEMS
    BICKNELL, J
    ELECTRONICS LETTERS, 1982, 18 (12) : 522 - 523
  • [50] Fault diagnosis method based on test set under fault response guidance
    Ouyang D.-T.
    Liu Y.
    Liu J.
    Jilin Daxue Xuebao (Gongxueban)/Journal of Jilin University (Engineering and Technology Edition), 2021, 51 (03): : 1017 - 1025